blob: 1bd3195ff14954074a8740d990d734b11188c28f [file] [log] [blame]
Dirk Eibach762d3df2013-06-26 15:55:17 +02001/*
2 * (C) Copyright 2013
3 * Dirk Eibach, Guntermann & Drunck GmbH, dirk.eibach@gdsys.cc
4 *
5 * based on P1022DS.h
6 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
26#ifndef __CONFIG_H
27#define __CONFIG_H
28
Dirk Eibach762d3df2013-06-26 15:55:17 +020029#ifdef CONFIG_SDCARD
30#define CONFIG_RAMBOOT_SDCARD
31#endif
32
33#ifdef CONFIG_SPIFLASH
34#define CONFIG_RAMBOOT_SPIFLASH
35#endif
36
37/* High Level Configuration Options */
Dirk Eibach762d3df2013-06-26 15:55:17 +020038#define CONFIG_CONTROLCENTERD
39#define CONFIG_MP /* support multiple processors */
40
Dirk Eibach762d3df2013-06-26 15:55:17 +020041#define CONFIG_ENABLE_36BIT_PHYS
Dirk Eibach762d3df2013-06-26 15:55:17 +020042
Dirk Eibach762d3df2013-06-26 15:55:17 +020043#ifdef CONFIG_PHYS_64BIT
44#define CONFIG_ADDR_MAP
45#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
46#endif
47
48#define CONFIG_L2_CACHE
49#define CONFIG_BTB
50
51#define CONFIG_SYS_CLK_FREQ 66666600
52#define CONFIG_DDR_CLK_FREQ 66666600
53
54#define CONFIG_SYS_RAMBOOT
55
56#ifdef CONFIG_TRAILBLAZER
57
58#define CONFIG_SYS_TEXT_BASE 0xf8fc0000
59#define CONFIG_RESET_VECTOR_ADDRESS 0xf8fffffc
60#define CONFIG_SYS_MONITOR_LEN (256 * 1024)
61
62/*
63 * Config the L2 Cache
64 */
65#define CONFIG_SYS_INIT_L2_ADDR 0xf8fc0000
66#ifdef CONFIG_PHYS_64BIT
67#define CONFIG_SYS_INIT_L2_ADDR_PHYS 0xff8fc0000ull
68#else
69#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
70#endif
71#define CONFIG_SYS_L2_SIZE (256 << 10)
72#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
73
74#else /* CONFIG_TRAILBLAZER */
75
76#define CONFIG_SYS_TEXT_BASE 0x11000000
77#define CONFIG_RESET_VECTOR_ADDRESS 0x1107fffc
78#define CONFIG_SYS_MONITOR_LEN (512 * 1024)
79
80#endif /* CONFIG_TRAILBLAZER */
81
82#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
83#define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
84
Dirk Eibach762d3df2013-06-26 15:55:17 +020085/*
86 * Memory map
87 *
88 * 0x0000_0000 0x3fff_ffff DDR 1G Cacheable
89 * 0xc000_0000 0xdfff_ffff PCI Express Mem 512M non-cacheable
90 * 0xffc0_0000 0xffc2_ffff PCI IO range 192K non-cacheable
91 *
92 * Localbus non-cacheable
93 * 0xe000_0000 0xe00f_ffff eLBC 1M non-cacheable
94 * 0xf8fc0000 0xf8ff_ffff L2 SRAM 256k Cacheable
95 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
96 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
97 */
98
99#define CONFIG_SYS_INIT_RAM_LOCK
100#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
101#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* used area in RAM */
102#define CONFIG_SYS_GBL_DATA_OFFSET \
103 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
104#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
105
106#ifdef CONFIG_TRAILBLAZER
107/* leave CCSRBAR at default, because u-boot expects it to be exactly there */
108#define CONFIG_SYS_CCSRBAR CONFIG_SYS_CCSRBAR_DEFAULT
109#else
110#define CONFIG_SYS_CCSRBAR 0xffe00000
111#endif
112#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
113#define CONFIG_SYS_MPC85xx_GPIO3_ADDR (CONFIG_SYS_CCSRBAR+0xf200)
114
115/*
116 * DDR Setup
117 */
118
119#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
120#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
121#define CONFIG_SYS_SDRAM_SIZE 1024
122#define CONFIG_VERY_BIG_RAM
123
Dirk Eibach762d3df2013-06-26 15:55:17 +0200124#define CONFIG_DIMM_SLOTS_PER_CTLR 1
125#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
126
127#define CONFIG_SYS_MEMTEST_START 0x00000000
128#define CONFIG_SYS_MEMTEST_END 0x3fffffff
129
130#ifdef CONFIG_TRAILBLAZER
131#define CONFIG_SPD_EEPROM
132#define SPD_EEPROM_ADDRESS 0x52
133/*#define CONFIG_FSL_DDR_INTERACTIVE*/
134#endif
135
136/*
137 * Local Bus Definitions
138 */
Dirk Eibach762d3df2013-06-26 15:55:17 +0200139
140#define CONFIG_SYS_ELBC_BASE 0xe0000000
141#ifdef CONFIG_PHYS_64BIT
142#define CONFIG_SYS_ELBC_BASE_PHYS 0xfe0000000ull
143#else
144#define CONFIG_SYS_ELBC_BASE_PHYS CONFIG_SYS_ELBC_BASE
145#endif
146
147#define CONFIG_UART_BR_PRELIM \
148 (BR_PHYS_ADDR((CONFIG_SYS_ELBC_BASE_PHYS)) | BR_PS_8 | BR_V)
149#define CONFIG_UART_OR_PRELIM (OR_AM_32KB | 0xff7)
150
151#define CONFIG_SYS_BR0_PRELIM 0 /* CS0 was originally intended for FPGA */
152#define CONFIG_SYS_OR0_PRELIM 0 /* debugging, was never used */
153
154#define CONFIG_SYS_BR1_PRELIM CONFIG_UART_BR_PRELIM
155#define CONFIG_SYS_OR1_PRELIM CONFIG_UART_OR_PRELIM
156
157/*
158 * Serial Port
159 */
160#define CONFIG_CONS_INDEX 2
Dirk Eibach762d3df2013-06-26 15:55:17 +0200161#define CONFIG_SYS_NS16550_SERIAL
162#define CONFIG_SYS_NS16550_REG_SIZE 1
163#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
164
165#define CONFIG_SYS_BAUDRATE_TABLE \
166 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
167
168#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
169#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
170
171/*
172 * I2C
173 */
Heiko Schocherf2850742012-10-24 13:48:22 +0200174#define CONFIG_SYS_I2C
175#define CONFIG_SYS_I2C_FSL
176#define CONFIG_SYS_FSL_I2C_SPEED 400000
177#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
178#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
179#define CONFIG_SYS_FSL_I2C2_SPEED 400000
180#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
181#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
Dirk Eibach9a5ee722014-07-03 09:28:21 +0200182
183#ifndef CONFIG_TRAILBLAZER
Dirk Eibach9a5ee722014-07-03 09:28:21 +0200184#endif
Dirk Eibach762d3df2013-06-26 15:55:17 +0200185
186#define CONFIG_PCA9698 /* NXP PCA9698 */
187
188#define CONFIG_CMD_EEPROM
189#define CONFIG_SYS_I2C_EEPROM_ADDR 0x52
190#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
191
192#ifndef CONFIG_TRAILBLAZER
193/*
194 * eSPI - Enhanced SPI
195 */
196#define CONFIG_HARD_SPI
Dirk Eibach762d3df2013-06-26 15:55:17 +0200197
Dirk Eibach762d3df2013-06-26 15:55:17 +0200198#define CONFIG_SF_DEFAULT_SPEED 10000000
199#define CONFIG_SF_DEFAULT_MODE 0
200#endif
201
Dirk Eibach762d3df2013-06-26 15:55:17 +0200202#define CONFIG_SHA1
Dirk Eibach762d3df2013-06-26 15:55:17 +0200203
204/*
205 * MMC
206 */
Dirk Eibach762d3df2013-06-26 15:55:17 +0200207#define CONFIG_FSL_ESDHC
208#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
209
Dirk Eibach762d3df2013-06-26 15:55:17 +0200210#ifndef CONFIG_TRAILBLAZER
211
212/*
213 * Video
214 */
215#define CONFIG_FSL_DIU_FB
216#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x10000)
Dirk Eibach762d3df2013-06-26 15:55:17 +0200217#define CONFIG_CMD_BMP
218
219/*
220 * General PCI
221 * Memory space is mapped 1-1, but I/O space must start from 0.
222 */
Robert P. J. Daya8099812016-05-03 19:52:49 -0400223#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
Dirk Eibach762d3df2013-06-26 15:55:17 +0200224#define CONFIG_PCI_INDIRECT_BRIDGE
Dirk Eibach762d3df2013-06-26 15:55:17 +0200225#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
226#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
227#define CONFIG_CMD_PCI
228
229#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
230#define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
231
232#define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000
233#ifdef CONFIG_PHYS_64BIT
234#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
235#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc40000000ull
236#else
237#define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000
238#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc0000000
239#endif
240#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
241#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000
242#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
243#ifdef CONFIG_PHYS_64BIT
244#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc20000ull
245#else
246#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc20000
247#endif
248#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
249
250/*
251 * SATA
252 */
253#define CONFIG_LIBATA
254#define CONFIG_LBA48
255#define CONFIG_CMD_SATA
256
257#define CONFIG_FSL_SATA
258#define CONFIG_SYS_SATA_MAX_DEVICE 2
259#define CONFIG_SATA1
260#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
261#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
262#define CONFIG_SATA2
263#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
264#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
265
266/*
267 * Ethernet
268 */
269#define CONFIG_TSEC_ENET
270
271#define CONFIG_TSECV2
272
273#define CONFIG_MII /* MII PHY management */
274#define CONFIG_TSEC1 1
275#define CONFIG_TSEC1_NAME "eTSEC1"
276#define CONFIG_TSEC2 1
277#define CONFIG_TSEC2_NAME "eTSEC2"
278
279#define TSEC1_PHY_ADDR 0
280#define TSEC2_PHY_ADDR 1
281
282#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
283#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
284
285#define TSEC1_PHYIDX 0
286#define TSEC2_PHYIDX 0
287
288#define CONFIG_ETHPRIME "eTSEC1"
289
290#define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
291
292/*
293 * USB
294 */
295#define CONFIG_USB_EHCI
Dirk Eibach762d3df2013-06-26 15:55:17 +0200296
297#define CONFIG_HAS_FSL_DR_USB
298#define CONFIG_USB_EHCI_FSL
299#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
300
301#endif /* CONFIG_TRAILBLAZER */
302
303/*
304 * Environment
305 */
306#if defined(CONFIG_TRAILBLAZER)
307#define CONFIG_ENV_IS_NOWHERE
308#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
Dirk Eibach762d3df2013-06-26 15:55:17 +0200309#elif defined(CONFIG_RAMBOOT_SPIFLASH)
310#define CONFIG_ENV_IS_IN_SPI_FLASH
311#define CONFIG_ENV_SPI_BUS 0
312#define CONFIG_ENV_SPI_CS 0
313#define CONFIG_ENV_SPI_MAX_HZ 10000000
314#define CONFIG_ENV_SPI_MODE 0
315#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
316#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
317#define CONFIG_ENV_SECT_SIZE 0x10000
318#elif defined(CONFIG_RAMBOOT_SDCARD)
319#define CONFIG_ENV_IS_IN_MMC
320#define CONFIG_FSL_FIXED_MMC_LOCATION
321#define CONFIG_ENV_SIZE 0x2000
322#define CONFIG_SYS_MMC_ENV_DEV 0
323#endif
324
325#define CONFIG_SYS_EXTRA_ENV_RELOC
326
Dirk Eibach762d3df2013-06-26 15:55:17 +0200327/*
328 * Command line configuration.
329 */
330#ifndef CONFIG_TRAILBLAZER
Dirk Eibach762d3df2013-06-26 15:55:17 +0200331#define CONFIG_SYS_LONGHELP
332#define CONFIG_CMDLINE_EDITING /* Command-line editing */
333#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
334#endif /* CONFIG_TRAILBLAZER */
335
336#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Dirk Eibach762d3df2013-06-26 15:55:17 +0200337#ifdef CONFIG_CMD_KGDB
338#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
339#else
340#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
341#endif
342/* Print Buffer Size */
343#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
344#define CONFIG_SYS_MAXARGS 16
345#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
346
Dirk Eibach762d3df2013-06-26 15:55:17 +0200347#ifndef CONFIG_TRAILBLAZER
348
Dirk Eibach762d3df2013-06-26 15:55:17 +0200349#define CONFIG_CMD_ERRATA
Dirk Eibach762d3df2013-06-26 15:55:17 +0200350#define CONFIG_CMD_IRQ
Dirk Eibach762d3df2013-06-26 15:55:17 +0200351#define CONFIG_CMD_REGINFO
352
353/*
354 * Board initialisation callbacks
355 */
Dirk Eibach762d3df2013-06-26 15:55:17 +0200356#define CONFIG_BOARD_EARLY_INIT_R
357#define CONFIG_MISC_INIT_R
358#define CONFIG_LAST_STAGE_INIT
359
Dirk Eibach762d3df2013-06-26 15:55:17 +0200360#else /* CONFIG_TRAILBLAZER */
361
Dirk Eibach762d3df2013-06-26 15:55:17 +0200362#define CONFIG_BOARD_EARLY_INIT_R
363#define CONFIG_LAST_STAGE_INIT
Dirk Eibach762d3df2013-06-26 15:55:17 +0200364
365#endif /* CONFIG_TRAILBLAZER */
366
367/*
368 * Miscellaneous configurable options
369 */
Dirk Eibach762d3df2013-06-26 15:55:17 +0200370#define CONFIG_HW_WATCHDOG
371#define CONFIG_LOADS_ECHO
372#define CONFIG_SYS_LOADS_BAUD_CHANGE
Dirk Eibach762d3df2013-06-26 15:55:17 +0200373
374/*
375 * For booting Linux, the board info and command line data
376 * have to be in the first 64 MB of memory, since this is
377 * the maximum mapped by the Linux kernel during initialization.
378 */
379#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Linux Memory map */
380#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
381
382/*
383 * Environment Configuration
384 */
385
386#ifdef CONFIG_TRAILBLAZER
Dirk Eibach762d3df2013-06-26 15:55:17 +0200387#define CONFIG_EXTRA_ENV_SETTINGS \
388 "mp_holdoff=1\0"
389
390#else
391
392#define CONFIG_HOSTNAME controlcenterd
393#define CONFIG_ROOTPATH "/opt/nfsroot"
394#define CONFIG_BOOTFILE "uImage"
395#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP */
396
397#define CONFIG_LOADADDR 1000000
398
Dirk Eibach762d3df2013-06-26 15:55:17 +0200399#define CONFIG_EXTRA_ENV_SETTINGS \
400 "netdev=eth0\0" \
401 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
402 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
403 "tftpflash=tftpboot $loadaddr $uboot && " \
404 "protect off $ubootaddr +$filesize && " \
405 "erase $ubootaddr +$filesize && " \
406 "cp.b $loadaddr $ubootaddr $filesize && " \
407 "protect on $ubootaddr +$filesize && " \
408 "cmp.b $loadaddr $ubootaddr $filesize\0" \
409 "consoledev=ttyS1\0" \
410 "ramdiskaddr=2000000\0" \
411 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500412 "fdtaddr=1e00000\0" \
Dirk Eibach762d3df2013-06-26 15:55:17 +0200413 "fdtfile=controlcenterd.dtb\0" \
414 "bdev=sda3\0"
415
416/* these are used and NUL-terminated in env_default.h */
417#define CONFIG_NFSBOOTCOMMAND \
418 "setenv bootargs root=/dev/nfs rw " \
419 "nfsroot=$serverip:$rootpath " \
420 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
421 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
422 "tftp $loadaddr $bootfile;" \
423 "tftp $fdtaddr $fdtfile;" \
424 "bootm $loadaddr - $fdtaddr"
425
426#define CONFIG_RAMBOOTCOMMAND \
427 "setenv bootargs root=/dev/ram rw " \
428 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
429 "tftp $ramdiskaddr $ramdiskfile;" \
430 "tftp $loadaddr $bootfile;" \
431 "tftp $fdtaddr $fdtfile;" \
432 "bootm $loadaddr $ramdiskaddr $fdtaddr"
433
434#define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
435
436#endif /* CONFIG_TRAILBLAZER */
437
438#endif