Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 2 | /*------------------------------------------------------------------------ |
| 3 | . smc91111.c |
| 4 | . This is a driver for SMSC's 91C111 single-chip Ethernet device. |
| 5 | . |
| 6 | . (C) Copyright 2002 |
| 7 | . Sysgo Real-Time Solutions, GmbH <www.elinos.com> |
| 8 | . Rolf Offermanns <rof@sysgo.de> |
| 9 | . |
| 10 | . Copyright (C) 2001 Standard Microsystems Corporation (SMSC) |
wdenk | c35ba4e | 2004-03-14 22:25:36 +0000 | [diff] [blame] | 11 | . Developed by Simple Network Magic Corporation (SNMC) |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 12 | . Copyright (C) 1996 by Erik Stahlman (ES) |
| 13 | . |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 14 | . |
| 15 | . Information contained in this file was obtained from the LAN91C111 |
| 16 | . manual from SMC. To get a copy, if you really want one, you can find |
| 17 | . information under www.smsc.com. |
| 18 | . |
| 19 | . |
| 20 | . "Features" of the SMC chip: |
| 21 | . Integrated PHY/MAC for 10/100BaseT Operation |
| 22 | . Supports internal and external MII |
| 23 | . Integrated 8K packet memory |
| 24 | . EEPROM interface for configuration |
| 25 | . |
| 26 | . Arguments: |
wdenk | c35ba4e | 2004-03-14 22:25:36 +0000 | [diff] [blame] | 27 | . io = for the base address |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 28 | . irq = for the IRQ |
| 29 | . |
| 30 | . author: |
wdenk | c35ba4e | 2004-03-14 22:25:36 +0000 | [diff] [blame] | 31 | . Erik Stahlman ( erik@vt.edu ) |
| 32 | . Daris A Nevil ( dnevil@snmc.com ) |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 33 | . |
| 34 | . |
| 35 | . Hardware multicast code from Peter Cammaert ( pc@denkart.be ) |
| 36 | . |
| 37 | . Sources: |
wdenk | c35ba4e | 2004-03-14 22:25:36 +0000 | [diff] [blame] | 38 | . o SMSC LAN91C111 databook (www.smsc.com) |
| 39 | . o smc9194.c by Erik Stahlman |
| 40 | . o skeleton.c by Donald Becker ( becker@cesdis.gsfc.nasa.gov ) |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 41 | . |
| 42 | . History: |
wdenk | c35ba4e | 2004-03-14 22:25:36 +0000 | [diff] [blame] | 43 | . 06/19/03 Richard Woodruff Made u-boot environment aware and added mac addr checks. |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 44 | . 10/17/01 Marco Hasewinkel Modify for DNP/1110 |
wdenk | c35ba4e | 2004-03-14 22:25:36 +0000 | [diff] [blame] | 45 | . 07/25/01 Woojung Huh Modify for ADS Bitsy |
| 46 | . 04/25/01 Daris A Nevil Initial public release through SMSC |
| 47 | . 03/16/01 Daris A Nevil Modified smc9194.c for use with LAN91C111 |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 48 | ----------------------------------------------------------------------------*/ |
| 49 | |
| 50 | #include <common.h> |
| 51 | #include <command.h> |
wdenk | 3c71176 | 2004-06-09 13:37:52 +0000 | [diff] [blame] | 52 | #include <config.h> |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 53 | #include <malloc.h> |
Simon Glass | dbd7954 | 2020-05-10 11:40:11 -0600 | [diff] [blame] | 54 | #include <linux/delay.h> |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 55 | #include "smc91111.h" |
| 56 | #include <net.h> |
| 57 | |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 58 | /* Use power-down feature of the chip */ |
| 59 | #define POWER_DOWN 0 |
| 60 | |
| 61 | #define NO_AUTOPROBE |
| 62 | |
Wolfgang Denk | 2105aa2 | 2006-03-07 00:22:36 +0100 | [diff] [blame] | 63 | #define SMC_DEBUG 0 |
wdenk | f4cec3f | 2003-12-06 23:20:41 +0000 | [diff] [blame] | 64 | |
| 65 | #if SMC_DEBUG > 1 |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 66 | static const char version[] = |
| 67 | "smc91111.c:v1.0 04/25/01 by Daris A Nevil (dnevil@snmc.com)\n"; |
wdenk | f4cec3f | 2003-12-06 23:20:41 +0000 | [diff] [blame] | 68 | #endif |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 69 | |
wdenk | 3c71176 | 2004-06-09 13:37:52 +0000 | [diff] [blame] | 70 | /* Autonegotiation timeout in seconds */ |
| 71 | #ifndef CONFIG_SMC_AUTONEG_TIMEOUT |
| 72 | #define CONFIG_SMC_AUTONEG_TIMEOUT 10 |
| 73 | #endif |
| 74 | |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 75 | /*------------------------------------------------------------------------ |
| 76 | . |
| 77 | . Configuration options, for the experienced user to change. |
| 78 | . |
| 79 | -------------------------------------------------------------------------*/ |
| 80 | |
| 81 | /* |
| 82 | . Wait time for memory to be free. This probably shouldn't be |
| 83 | . tuned that much, as waiting for this means nothing else happens |
| 84 | . in the system |
| 85 | */ |
| 86 | #define MEMORY_WAIT_TIME 16 |
| 87 | |
| 88 | |
| 89 | #if (SMC_DEBUG > 2 ) |
| 90 | #define PRINTK3(args...) printf(args) |
| 91 | #else |
| 92 | #define PRINTK3(args...) |
| 93 | #endif |
| 94 | |
| 95 | #if SMC_DEBUG > 1 |
| 96 | #define PRINTK2(args...) printf(args) |
| 97 | #else |
| 98 | #define PRINTK2(args...) |
| 99 | #endif |
| 100 | |
| 101 | #ifdef SMC_DEBUG |
| 102 | #define PRINTK(args...) printf(args) |
| 103 | #else |
| 104 | #define PRINTK(args...) |
| 105 | #endif |
| 106 | |
| 107 | |
| 108 | /*------------------------------------------------------------------------ |
| 109 | . |
wdenk | c35ba4e | 2004-03-14 22:25:36 +0000 | [diff] [blame] | 110 | . The internal workings of the driver. If you are changing anything |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 111 | . here with the SMC stuff, you should have the datasheet and know |
| 112 | . what you are doing. |
| 113 | . |
| 114 | -------------------------------------------------------------------------*/ |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 115 | |
| 116 | /* Memory sizing constant */ |
| 117 | #define LAN91C111_MEMORY_MULTIPLIER (1024*2) |
| 118 | |
| 119 | #ifndef CONFIG_SMC91111_BASE |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 120 | #error "SMC91111 Base address must be passed to initialization funciton" |
| 121 | /* #define CONFIG_SMC91111_BASE 0x20000300 */ |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 122 | #endif |
| 123 | |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 124 | #define SMC_DEV_NAME "SMC91111" |
| 125 | #define SMC_PHY_ADDR 0x0000 |
| 126 | #define SMC_ALLOC_MAX_TRY 5 |
| 127 | #define SMC_TX_TIMEOUT 30 |
| 128 | |
| 129 | #define SMC_PHY_CLOCK_DELAY 1000 |
| 130 | |
| 131 | #define ETH_ZLEN 60 |
| 132 | |
wdenk | c35ba4e | 2004-03-14 22:25:36 +0000 | [diff] [blame] | 133 | #ifdef CONFIG_SMC_USE_32_BIT |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 134 | #define USE_32_BIT 1 |
| 135 | #else |
| 136 | #undef USE_32_BIT |
| 137 | #endif |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 138 | |
Wolfgang Denk | 46d2b52 | 2006-03-12 02:10:00 +0100 | [diff] [blame] | 139 | #ifdef SHARED_RESOURCES |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 140 | extern void swap_to(int device_id); |
| 141 | #else |
| 142 | # define swap_to(x) |
Wolfgang Denk | 46d2b52 | 2006-03-12 02:10:00 +0100 | [diff] [blame] | 143 | #endif |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 144 | |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 145 | #ifndef CONFIG_SMC91111_EXT_PHY |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 146 | static void smc_phy_configure(struct eth_device *dev); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 147 | #endif /* !CONFIG_SMC91111_EXT_PHY */ |
| 148 | |
| 149 | /* |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 150 | ------------------------------------------------------------ |
| 151 | . |
| 152 | . Internal routines |
| 153 | . |
| 154 | ------------------------------------------------------------ |
| 155 | */ |
| 156 | |
wdenk | 76dd6c7 | 2004-06-09 14:47:54 +0000 | [diff] [blame] | 157 | #ifdef CONFIG_SMC_USE_IOFUNCS |
| 158 | /* |
| 159 | * input and output functions |
| 160 | * |
| 161 | * Implemented due to inx,outx macros accessing the device improperly |
| 162 | * and putting the device into an unkown state. |
| 163 | * |
| 164 | * For instance, on Sharp LPD7A400 SDK, affects were chip memory |
| 165 | * could not be free'd (hence the alloc failures), duplicate packets, |
| 166 | * packets being corrupt (shifted) on the wire, etc. Switching to the |
| 167 | * inx,outx functions fixed this problem. |
| 168 | */ |
wdenk | 76dd6c7 | 2004-06-09 14:47:54 +0000 | [diff] [blame] | 169 | |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 170 | static inline word SMC_inw(struct eth_device *dev, dword offset) |
wdenk | 76dd6c7 | 2004-06-09 14:47:54 +0000 | [diff] [blame] | 171 | { |
| 172 | word v; |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 173 | v = *((volatile word*)(dev->iobase + offset)); |
wdenk | 76dd6c7 | 2004-06-09 14:47:54 +0000 | [diff] [blame] | 174 | barrier(); *(volatile u32*)(0xc0000000); |
| 175 | return v; |
| 176 | } |
| 177 | |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 178 | static inline void SMC_outw(struct eth_device *dev, word value, dword offset) |
wdenk | 76dd6c7 | 2004-06-09 14:47:54 +0000 | [diff] [blame] | 179 | { |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 180 | *((volatile word*)(dev->iobase + offset)) = value; |
wdenk | 76dd6c7 | 2004-06-09 14:47:54 +0000 | [diff] [blame] | 181 | barrier(); *(volatile u32*)(0xc0000000); |
| 182 | } |
| 183 | |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 184 | static inline byte SMC_inb(struct eth_device *dev, dword offset) |
wdenk | 76dd6c7 | 2004-06-09 14:47:54 +0000 | [diff] [blame] | 185 | { |
| 186 | word _w; |
| 187 | |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 188 | _w = SMC_inw(dev, offset & ~((dword)1)); |
wdenk | 76dd6c7 | 2004-06-09 14:47:54 +0000 | [diff] [blame] | 189 | return (offset & 1) ? (byte)(_w >> 8) : (byte)(_w); |
| 190 | } |
| 191 | |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 192 | static inline void SMC_outb(struct eth_device *dev, byte value, dword offset) |
wdenk | 76dd6c7 | 2004-06-09 14:47:54 +0000 | [diff] [blame] | 193 | { |
| 194 | word _w; |
| 195 | |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 196 | _w = SMC_inw(dev, offset & ~((dword)1)); |
wdenk | 76dd6c7 | 2004-06-09 14:47:54 +0000 | [diff] [blame] | 197 | if (offset & 1) |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 198 | *((volatile word*)(dev->iobase + (offset & ~((dword)1)))) = |
| 199 | (value<<8) | (_w & 0x00ff); |
wdenk | 76dd6c7 | 2004-06-09 14:47:54 +0000 | [diff] [blame] | 200 | else |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 201 | *((volatile word*)(dev->iobase + offset)) = |
| 202 | value | (_w & 0xff00); |
wdenk | 76dd6c7 | 2004-06-09 14:47:54 +0000 | [diff] [blame] | 203 | } |
| 204 | |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 205 | static inline void SMC_insw(struct eth_device *dev, dword offset, |
| 206 | volatile uchar* buf, dword len) |
wdenk | 76dd6c7 | 2004-06-09 14:47:54 +0000 | [diff] [blame] | 207 | { |
Wolfgang Denk | 7fa6e90 | 2006-03-11 22:53:33 +0100 | [diff] [blame] | 208 | volatile word *p = (volatile word *)buf; |
| 209 | |
wdenk | 76dd6c7 | 2004-06-09 14:47:54 +0000 | [diff] [blame] | 210 | while (len-- > 0) { |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 211 | *p++ = SMC_inw(dev, offset); |
Wolfgang Denk | 7fa6e90 | 2006-03-11 22:53:33 +0100 | [diff] [blame] | 212 | barrier(); |
| 213 | *((volatile u32*)(0xc0000000)); |
wdenk | 76dd6c7 | 2004-06-09 14:47:54 +0000 | [diff] [blame] | 214 | } |
| 215 | } |
| 216 | |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 217 | static inline void SMC_outsw(struct eth_device *dev, dword offset, |
| 218 | uchar* buf, dword len) |
wdenk | 76dd6c7 | 2004-06-09 14:47:54 +0000 | [diff] [blame] | 219 | { |
Wolfgang Denk | 7fa6e90 | 2006-03-11 22:53:33 +0100 | [diff] [blame] | 220 | volatile word *p = (volatile word *)buf; |
| 221 | |
wdenk | 76dd6c7 | 2004-06-09 14:47:54 +0000 | [diff] [blame] | 222 | while (len-- > 0) { |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 223 | SMC_outw(dev, *p++, offset); |
Wolfgang Denk | 7fa6e90 | 2006-03-11 22:53:33 +0100 | [diff] [blame] | 224 | barrier(); |
| 225 | *(volatile u32*)(0xc0000000); |
wdenk | 76dd6c7 | 2004-06-09 14:47:54 +0000 | [diff] [blame] | 226 | } |
| 227 | } |
| 228 | #endif /* CONFIG_SMC_USE_IOFUNCS */ |
| 229 | |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 230 | /* |
| 231 | . A rather simple routine to print out a packet for debugging purposes. |
| 232 | */ |
| 233 | #if SMC_DEBUG > 2 |
| 234 | static void print_packet( byte *, int ); |
| 235 | #endif |
| 236 | |
| 237 | #define tx_done(dev) 1 |
| 238 | |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 239 | static int poll4int (struct eth_device *dev, byte mask, int timeout) |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 240 | { |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 241 | int tmo = get_timer (0) + timeout * CONFIG_SYS_HZ; |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 242 | int is_timeout = 0; |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 243 | word old_bank = SMC_inw (dev, BSR_REG); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 244 | |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 245 | PRINTK2 ("Polling...\n"); |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 246 | SMC_SELECT_BANK (dev, 2); |
| 247 | while ((SMC_inw (dev, SMC91111_INT_REG) & mask) == 0) { |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 248 | if (get_timer (0) >= tmo) { |
| 249 | is_timeout = 1; |
| 250 | break; |
| 251 | } |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 252 | } |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 253 | |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 254 | /* restore old bank selection */ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 255 | SMC_SELECT_BANK (dev, old_bank); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 256 | |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 257 | if (is_timeout) |
| 258 | return 1; |
| 259 | else |
| 260 | return 0; |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 261 | } |
| 262 | |
wdenk | b2abefb | 2003-06-06 11:20:01 +0000 | [diff] [blame] | 263 | /* Only one release command at a time, please */ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 264 | static inline void smc_wait_mmu_release_complete (struct eth_device *dev) |
wdenk | b2abefb | 2003-06-06 11:20:01 +0000 | [diff] [blame] | 265 | { |
| 266 | int count = 0; |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 267 | |
wdenk | b2abefb | 2003-06-06 11:20:01 +0000 | [diff] [blame] | 268 | /* assume bank 2 selected */ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 269 | while (SMC_inw (dev, MMU_CMD_REG) & MC_BUSY) { |
Simon Glass | 0db4b94 | 2020-05-10 11:40:10 -0600 | [diff] [blame] | 270 | udelay(1); /* Wait until not busy */ |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 271 | if (++count > 200) |
| 272 | break; |
wdenk | b2abefb | 2003-06-06 11:20:01 +0000 | [diff] [blame] | 273 | } |
| 274 | } |
| 275 | |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 276 | /* |
| 277 | . Function: smc_reset( void ) |
| 278 | . Purpose: |
wdenk | c35ba4e | 2004-03-14 22:25:36 +0000 | [diff] [blame] | 279 | . This sets the SMC91111 chip to its normal state, hopefully from whatever |
| 280 | . mess that any other DOS driver has put it in. |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 281 | . |
| 282 | . Maybe I should reset more registers to defaults in here? SOFTRST should |
| 283 | . do that for me. |
| 284 | . |
| 285 | . Method: |
| 286 | . 1. send a SOFT RESET |
| 287 | . 2. wait for it to finish |
| 288 | . 3. enable autorelease mode |
| 289 | . 4. reset the memory management unit |
| 290 | . 5. clear all interrupts |
| 291 | . |
| 292 | */ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 293 | static void smc_reset (struct eth_device *dev) |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 294 | { |
wdenk | 3c71176 | 2004-06-09 13:37:52 +0000 | [diff] [blame] | 295 | PRINTK2 ("%s: smc_reset\n", SMC_DEV_NAME); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 296 | |
| 297 | /* This resets the registers mostly to defaults, but doesn't |
| 298 | affect EEPROM. That seems unnecessary */ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 299 | SMC_SELECT_BANK (dev, 0); |
| 300 | SMC_outw (dev, RCR_SOFTRST, RCR_REG); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 301 | |
| 302 | /* Setup the Configuration Register */ |
| 303 | /* This is necessary because the CONFIG_REG is not affected */ |
| 304 | /* by a soft reset */ |
| 305 | |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 306 | SMC_SELECT_BANK (dev, 1); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 307 | #if defined(CONFIG_SMC91111_EXT_PHY) |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 308 | SMC_outw (dev, CONFIG_DEFAULT | CONFIG_EXT_PHY, CONFIG_REG); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 309 | #else |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 310 | SMC_outw (dev, CONFIG_DEFAULT, CONFIG_REG); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 311 | #endif |
| 312 | |
| 313 | |
| 314 | /* Release from possible power-down state */ |
| 315 | /* Configuration register is not affected by Soft Reset */ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 316 | SMC_outw (dev, SMC_inw (dev, CONFIG_REG) | CONFIG_EPH_POWER_EN, |
| 317 | CONFIG_REG); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 318 | |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 319 | SMC_SELECT_BANK (dev, 0); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 320 | |
| 321 | /* this should pause enough for the chip to be happy */ |
Simon Glass | 0db4b94 | 2020-05-10 11:40:10 -0600 | [diff] [blame] | 322 | udelay(10); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 323 | |
| 324 | /* Disable transmit and receive functionality */ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 325 | SMC_outw (dev, RCR_CLEAR, RCR_REG); |
| 326 | SMC_outw (dev, TCR_CLEAR, TCR_REG); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 327 | |
| 328 | /* set the control register */ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 329 | SMC_SELECT_BANK (dev, 1); |
| 330 | SMC_outw (dev, CTL_DEFAULT, CTL_REG); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 331 | |
| 332 | /* Reset the MMU */ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 333 | SMC_SELECT_BANK (dev, 2); |
| 334 | smc_wait_mmu_release_complete (dev); |
| 335 | SMC_outw (dev, MC_RESET, MMU_CMD_REG); |
| 336 | while (SMC_inw (dev, MMU_CMD_REG) & MC_BUSY) |
Simon Glass | 0db4b94 | 2020-05-10 11:40:10 -0600 | [diff] [blame] | 337 | udelay(1); /* Wait until not busy */ |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 338 | |
| 339 | /* Note: It doesn't seem that waiting for the MMU busy is needed here, |
| 340 | but this is a place where future chipsets _COULD_ break. Be wary |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 341 | of issuing another MMU command right after this */ |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 342 | |
| 343 | /* Disable all interrupts */ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 344 | SMC_outb (dev, 0, IM_REG); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 345 | } |
| 346 | |
| 347 | /* |
| 348 | . Function: smc_enable |
| 349 | . Purpose: let the chip talk to the outside work |
| 350 | . Method: |
| 351 | . 1. Enable the transmitter |
| 352 | . 2. Enable the receiver |
| 353 | . 3. Enable interrupts |
| 354 | */ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 355 | static void smc_enable(struct eth_device *dev) |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 356 | { |
wdenk | 3c71176 | 2004-06-09 13:37:52 +0000 | [diff] [blame] | 357 | PRINTK2("%s: smc_enable\n", SMC_DEV_NAME); |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 358 | SMC_SELECT_BANK( dev, 0 ); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 359 | /* see the header file for options in TCR/RCR DEFAULT*/ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 360 | SMC_outw( dev, TCR_DEFAULT, TCR_REG ); |
| 361 | SMC_outw( dev, RCR_DEFAULT, RCR_REG ); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 362 | |
| 363 | /* clear MII_DIS */ |
| 364 | /* smc_write_phy_register(PHY_CNTL_REG, 0x0000); */ |
| 365 | } |
| 366 | |
| 367 | /* |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 368 | . Function: smc_halt |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 369 | . Purpose: closes down the SMC91xxx chip. |
| 370 | . Method: |
| 371 | . 1. zero the interrupt mask |
| 372 | . 2. clear the enable receive flag |
| 373 | . 3. clear the enable xmit flags |
| 374 | . |
| 375 | . TODO: |
| 376 | . (1) maybe utilize power down mode. |
| 377 | . Why not yet? Because while the chip will go into power down mode, |
| 378 | . the manual says that it will wake up in response to any I/O requests |
wdenk | c35ba4e | 2004-03-14 22:25:36 +0000 | [diff] [blame] | 379 | . in the register space. Empirical results do not show this working. |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 380 | */ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 381 | static void smc_halt(struct eth_device *dev) |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 382 | { |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 383 | PRINTK2("%s: smc_halt\n", SMC_DEV_NAME); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 384 | |
| 385 | /* no more interrupts for me */ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 386 | SMC_SELECT_BANK( dev, 2 ); |
| 387 | SMC_outb( dev, 0, IM_REG ); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 388 | |
| 389 | /* and tell the card to stay away from that nasty outside world */ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 390 | SMC_SELECT_BANK( dev, 0 ); |
| 391 | SMC_outb( dev, RCR_CLEAR, RCR_REG ); |
| 392 | SMC_outb( dev, TCR_CLEAR, TCR_REG ); |
| 393 | |
Wolfgang Denk | 46d2b52 | 2006-03-12 02:10:00 +0100 | [diff] [blame] | 394 | swap_to(FLASH); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 395 | } |
| 396 | |
| 397 | |
| 398 | /* |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 399 | . Function: smc_send(struct net_device * ) |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 400 | . Purpose: |
| 401 | . This sends the actual packet to the SMC9xxx chip. |
| 402 | . |
| 403 | . Algorithm: |
wdenk | c35ba4e | 2004-03-14 22:25:36 +0000 | [diff] [blame] | 404 | . First, see if a saved_skb is available. |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 405 | . ( this should NOT be called if there is no 'saved_skb' |
| 406 | . Now, find the packet number that the chip allocated |
| 407 | . Point the data pointers at it in memory |
| 408 | . Set the length word in the chip's memory |
| 409 | . Dump the packet to chip memory |
| 410 | . Check if a last byte is needed ( odd length packet ) |
| 411 | . if so, set the control flag right |
wdenk | c35ba4e | 2004-03-14 22:25:36 +0000 | [diff] [blame] | 412 | . Tell the card to send it |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 413 | . Enable the transmit interrupt, so I know if it failed |
wdenk | c35ba4e | 2004-03-14 22:25:36 +0000 | [diff] [blame] | 414 | . Free the kernel data if I actually sent it. |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 415 | */ |
Joe Hershberger | a391c7c | 2012-05-21 14:45:32 +0000 | [diff] [blame] | 416 | static int smc_send(struct eth_device *dev, void *packet, int packet_length) |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 417 | { |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 418 | byte packet_no; |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 419 | byte *buf; |
| 420 | int length; |
| 421 | int numPages; |
| 422 | int try = 0; |
| 423 | int time_out; |
| 424 | byte status; |
wdenk | 4d01d9e | 2004-03-25 14:59:05 +0000 | [diff] [blame] | 425 | byte saved_pnr; |
| 426 | word saved_ptr; |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 427 | |
wdenk | 4d01d9e | 2004-03-25 14:59:05 +0000 | [diff] [blame] | 428 | /* save PTR and PNR registers before manipulation */ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 429 | SMC_SELECT_BANK (dev, 2); |
| 430 | saved_pnr = SMC_inb( dev, PN_REG ); |
| 431 | saved_ptr = SMC_inw( dev, PTR_REG ); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 432 | |
wdenk | 3c71176 | 2004-06-09 13:37:52 +0000 | [diff] [blame] | 433 | PRINTK3 ("%s: smc_hardware_send_packet\n", SMC_DEV_NAME); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 434 | |
| 435 | length = ETH_ZLEN < packet_length ? packet_length : ETH_ZLEN; |
| 436 | |
| 437 | /* allocate memory |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 438 | ** The MMU wants the number of pages to be the number of 256 bytes |
| 439 | ** 'pages', minus 1 ( since a packet can't ever have 0 pages :) ) |
| 440 | ** |
| 441 | ** The 91C111 ignores the size bits, but the code is left intact |
| 442 | ** for backwards and future compatibility. |
| 443 | ** |
| 444 | ** Pkt size for allocating is data length +6 (for additional status |
| 445 | ** words, length and ctl!) |
| 446 | ** |
| 447 | ** If odd size then last byte is included in this header. |
| 448 | */ |
| 449 | numPages = ((length & 0xfffe) + 6); |
| 450 | numPages >>= 8; /* Divide by 256 */ |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 451 | |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 452 | if (numPages > 7) { |
| 453 | printf ("%s: Far too big packet error. \n", SMC_DEV_NAME); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 454 | return 0; |
| 455 | } |
| 456 | |
| 457 | /* now, try to allocate the memory */ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 458 | SMC_SELECT_BANK (dev, 2); |
| 459 | SMC_outw (dev, MC_ALLOC | numPages, MMU_CMD_REG); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 460 | |
wdenk | c8434db | 2003-03-26 06:55:25 +0000 | [diff] [blame] | 461 | /* FIXME: the ALLOC_INT bit never gets set * |
wdenk | c35ba4e | 2004-03-14 22:25:36 +0000 | [diff] [blame] | 462 | * so the following will always give a * |
| 463 | * memory allocation error. * |
| 464 | * same code works in armboot though * |
wdenk | c8434db | 2003-03-26 06:55:25 +0000 | [diff] [blame] | 465 | * -ro |
| 466 | */ |
| 467 | |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 468 | again: |
| 469 | try++; |
| 470 | time_out = MEMORY_WAIT_TIME; |
| 471 | do { |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 472 | status = SMC_inb (dev, SMC91111_INT_REG); |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 473 | if (status & IM_ALLOC_INT) { |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 474 | /* acknowledge the interrupt */ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 475 | SMC_outb (dev, IM_ALLOC_INT, SMC91111_INT_REG); |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 476 | break; |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 477 | } |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 478 | } while (--time_out); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 479 | |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 480 | if (!time_out) { |
| 481 | PRINTK2 ("%s: memory allocation, try %d failed ...\n", |
| 482 | SMC_DEV_NAME, try); |
| 483 | if (try < SMC_ALLOC_MAX_TRY) |
| 484 | goto again; |
| 485 | else |
| 486 | return 0; |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 487 | } |
| 488 | |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 489 | PRINTK2 ("%s: memory allocation, try %d succeeded ...\n", |
| 490 | SMC_DEV_NAME, try); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 491 | |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 492 | buf = (byte *) packet; |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 493 | |
| 494 | /* If I get here, I _know_ there is a packet slot waiting for me */ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 495 | packet_no = SMC_inb (dev, AR_REG); |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 496 | if (packet_no & AR_FAILED) { |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 497 | /* or isn't there? BAD CHIP! */ |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 498 | printf ("%s: Memory allocation failed. \n", SMC_DEV_NAME); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 499 | return 0; |
| 500 | } |
| 501 | |
| 502 | /* we have a packet address, so tell the card to use it */ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 503 | SMC_outb (dev, packet_no, PN_REG); |
Simon Glass | 6731d13 | 2015-08-30 19:19:34 -0600 | [diff] [blame] | 504 | |
wdenk | d360213 | 2004-03-25 15:14:43 +0000 | [diff] [blame] | 505 | /* do not write new ptr value if Write data fifo not empty */ |
| 506 | while ( saved_ptr & PTR_NOTEMPTY ) |
wdenk | 4d01d9e | 2004-03-25 14:59:05 +0000 | [diff] [blame] | 507 | printf ("Write data fifo not empty!\n"); |
| 508 | |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 509 | /* point to the beginning of the packet */ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 510 | SMC_outw (dev, PTR_AUTOINC, PTR_REG); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 511 | |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 512 | PRINTK3 ("%s: Trying to xmit packet of length %x\n", |
| 513 | SMC_DEV_NAME, length); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 514 | |
| 515 | #if SMC_DEBUG > 2 |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 516 | printf ("Transmitting Packet\n"); |
| 517 | print_packet (buf, length); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 518 | #endif |
| 519 | |
| 520 | /* send the packet length ( +6 for status, length and ctl byte ) |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 521 | and the status word ( set to zeros ) */ |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 522 | #ifdef USE_32_BIT |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 523 | SMC_outl (dev, (length + 6) << 16, SMC91111_DATA_REG); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 524 | #else |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 525 | SMC_outw (dev, 0, SMC91111_DATA_REG); |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 526 | /* send the packet length ( +6 for status words, length, and ctl */ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 527 | SMC_outw (dev, (length + 6), SMC91111_DATA_REG); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 528 | #endif |
| 529 | |
| 530 | /* send the actual data |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 531 | . I _think_ it's faster to send the longs first, and then |
| 532 | . mop up by sending the last word. It depends heavily |
wdenk | c35ba4e | 2004-03-14 22:25:36 +0000 | [diff] [blame] | 533 | . on alignment, at least on the 486. Maybe it would be |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 534 | . a good idea to check which is optimal? But that could take |
| 535 | . almost as much time as is saved? |
| 536 | */ |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 537 | #ifdef USE_32_BIT |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 538 | SMC_outsl (dev, SMC91111_DATA_REG, buf, length >> 2); |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 539 | if (length & 0x2) |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 540 | SMC_outw (dev, *((word *) (buf + (length & 0xFFFFFFFC))), |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 541 | SMC91111_DATA_REG); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 542 | #else |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 543 | SMC_outsw (dev, SMC91111_DATA_REG, buf, (length) >> 1); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 544 | #endif /* USE_32_BIT */ |
| 545 | |
wdenk | c35ba4e | 2004-03-14 22:25:36 +0000 | [diff] [blame] | 546 | /* Send the last byte, if there is one. */ |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 547 | if ((length & 1) == 0) { |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 548 | SMC_outw (dev, 0, SMC91111_DATA_REG); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 549 | } else { |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 550 | SMC_outw (dev, buf[length - 1] | 0x2000, SMC91111_DATA_REG); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 551 | } |
| 552 | |
| 553 | /* and let the chipset deal with it */ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 554 | SMC_outw (dev, MC_ENQUEUE, MMU_CMD_REG); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 555 | |
| 556 | /* poll for TX INT */ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 557 | /* if (poll4int (dev, IM_TX_INT, SMC_TX_TIMEOUT)) { */ |
wdenk | 4d01d9e | 2004-03-25 14:59:05 +0000 | [diff] [blame] | 558 | /* poll for TX_EMPTY INT - autorelease enabled */ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 559 | if (poll4int(dev, IM_TX_EMPTY_INT, SMC_TX_TIMEOUT)) { |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 560 | /* sending failed */ |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 561 | PRINTK2 ("%s: TX timeout, sending failed...\n", SMC_DEV_NAME); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 562 | |
| 563 | /* release packet */ |
wdenk | 4d01d9e | 2004-03-25 14:59:05 +0000 | [diff] [blame] | 564 | /* no need to release, MMU does that now */ |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 565 | |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 566 | /* wait for MMU getting ready (low) */ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 567 | while (SMC_inw (dev, MMU_CMD_REG) & MC_BUSY) { |
Simon Glass | 0db4b94 | 2020-05-10 11:40:10 -0600 | [diff] [blame] | 568 | udelay(10); |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 569 | } |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 570 | |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 571 | PRINTK2 ("MMU ready\n"); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 572 | |
| 573 | |
| 574 | return 0; |
| 575 | } else { |
| 576 | /* ack. int */ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 577 | SMC_outb (dev, IM_TX_EMPTY_INT, SMC91111_INT_REG); |
wdenk | 4d01d9e | 2004-03-25 14:59:05 +0000 | [diff] [blame] | 578 | /* SMC_outb (IM_TX_INT, SMC91111_INT_REG); */ |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 579 | PRINTK2 ("%s: Sent packet of length %d \n", SMC_DEV_NAME, |
| 580 | length); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 581 | |
| 582 | /* release packet */ |
wdenk | 4d01d9e | 2004-03-25 14:59:05 +0000 | [diff] [blame] | 583 | /* no need to release, MMU does that now */ |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 584 | |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 585 | /* wait for MMU getting ready (low) */ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 586 | while (SMC_inw (dev, MMU_CMD_REG) & MC_BUSY) { |
Simon Glass | 0db4b94 | 2020-05-10 11:40:10 -0600 | [diff] [blame] | 587 | udelay(10); |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 588 | } |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 589 | |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 590 | PRINTK2 ("MMU ready\n"); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 591 | |
| 592 | |
| 593 | } |
| 594 | |
wdenk | 4d01d9e | 2004-03-25 14:59:05 +0000 | [diff] [blame] | 595 | /* restore previously saved registers */ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 596 | SMC_outb( dev, saved_pnr, PN_REG ); |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 597 | SMC_outw( dev, saved_ptr, PTR_REG ); |
wdenk | 4d01d9e | 2004-03-25 14:59:05 +0000 | [diff] [blame] | 598 | |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 599 | return length; |
| 600 | } |
| 601 | |
Thomas Chou | c25126d | 2010-10-06 09:16:10 +0800 | [diff] [blame] | 602 | static int smc_write_hwaddr(struct eth_device *dev) |
| 603 | { |
| 604 | int i; |
| 605 | |
| 606 | swap_to(ETHERNET); |
| 607 | SMC_SELECT_BANK (dev, 1); |
| 608 | #ifdef USE_32_BIT |
| 609 | for (i = 0; i < 6; i += 2) { |
| 610 | word address; |
| 611 | |
| 612 | address = dev->enetaddr[i + 1] << 8; |
| 613 | address |= dev->enetaddr[i]; |
| 614 | SMC_outw(dev, address, (ADDR0_REG + i)); |
| 615 | } |
| 616 | #else |
| 617 | for (i = 0; i < 6; i++) |
| 618 | SMC_outb(dev, dev->enetaddr[i], (ADDR0_REG + i)); |
| 619 | #endif |
| 620 | swap_to(FLASH); |
| 621 | return 0; |
| 622 | } |
| 623 | |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 624 | /* |
| 625 | * Open and Initialize the board |
| 626 | * |
| 627 | * Set up everything, reset the card, etc .. |
| 628 | * |
| 629 | */ |
Masahiro Yamada | f7ed78b | 2020-06-26 15:13:33 +0900 | [diff] [blame] | 630 | static int smc_init(struct eth_device *dev, struct bd_info *bd) |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 631 | { |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 632 | swap_to(ETHERNET); |
| 633 | |
| 634 | PRINTK2 ("%s: smc_init\n", SMC_DEV_NAME); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 635 | |
| 636 | /* reset the hardware */ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 637 | smc_reset (dev); |
| 638 | smc_enable (dev); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 639 | |
| 640 | /* Configure the PHY */ |
| 641 | #ifndef CONFIG_SMC91111_EXT_PHY |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 642 | smc_phy_configure (dev); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 643 | #endif |
| 644 | |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 645 | /* conservative setting (10Mbps, HalfDuplex, no AutoNeg.) */ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 646 | /* SMC_SELECT_BANK(dev, 0); */ |
| 647 | /* SMC_outw(dev, 0, RPC_REG); */ |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 648 | |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 649 | printf(SMC_DEV_NAME ": MAC %pM\n", dev->enetaddr); |
| 650 | |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 651 | return 0; |
| 652 | } |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 653 | |
| 654 | /*------------------------------------------------------------- |
| 655 | . |
| 656 | . smc_rcv - receive a packet from the card |
| 657 | . |
| 658 | . There is ( at least ) a packet waiting to be read from |
| 659 | . chip-memory. |
| 660 | . |
| 661 | . o Read the status |
| 662 | . o If an error, record it |
| 663 | . o otherwise, read in the packet |
| 664 | -------------------------------------------------------------- |
| 665 | */ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 666 | static int smc_rcv(struct eth_device *dev) |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 667 | { |
wdenk | c35ba4e | 2004-03-14 22:25:36 +0000 | [diff] [blame] | 668 | int packet_number; |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 669 | word status; |
| 670 | word packet_length; |
wdenk | c35ba4e | 2004-03-14 22:25:36 +0000 | [diff] [blame] | 671 | int is_error = 0; |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 672 | #ifdef USE_32_BIT |
| 673 | dword stat_len; |
| 674 | #endif |
wdenk | 4d01d9e | 2004-03-25 14:59:05 +0000 | [diff] [blame] | 675 | byte saved_pnr; |
| 676 | word saved_ptr; |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 677 | |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 678 | SMC_SELECT_BANK(dev, 2); |
wdenk | 4d01d9e | 2004-03-25 14:59:05 +0000 | [diff] [blame] | 679 | /* save PTR and PTR registers */ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 680 | saved_pnr = SMC_inb( dev, PN_REG ); |
| 681 | saved_ptr = SMC_inw( dev, PTR_REG ); |
wdenk | 4d01d9e | 2004-03-25 14:59:05 +0000 | [diff] [blame] | 682 | |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 683 | packet_number = SMC_inw( dev, RXFIFO_REG ); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 684 | |
| 685 | if ( packet_number & RXFIFO_REMPTY ) { |
| 686 | |
| 687 | return 0; |
| 688 | } |
| 689 | |
wdenk | 3c71176 | 2004-06-09 13:37:52 +0000 | [diff] [blame] | 690 | PRINTK3("%s: smc_rcv\n", SMC_DEV_NAME); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 691 | /* start reading from the start of the packet */ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 692 | SMC_outw( dev, PTR_READ | PTR_RCV | PTR_AUTOINC, PTR_REG ); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 693 | |
| 694 | /* First two words are status and packet_length */ |
| 695 | #ifdef USE_32_BIT |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 696 | stat_len = SMC_inl(dev, SMC91111_DATA_REG); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 697 | status = stat_len & 0xffff; |
| 698 | packet_length = stat_len >> 16; |
| 699 | #else |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 700 | status = SMC_inw( dev, SMC91111_DATA_REG ); |
| 701 | packet_length = SMC_inw( dev, SMC91111_DATA_REG ); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 702 | #endif |
| 703 | |
| 704 | packet_length &= 0x07ff; /* mask off top bits */ |
| 705 | |
| 706 | PRINTK2("RCV: STATUS %4x LENGTH %4x\n", status, packet_length ); |
| 707 | |
| 708 | if ( !(status & RS_ERRORS ) ){ |
| 709 | /* Adjust for having already read the first two words */ |
| 710 | packet_length -= 4; /*4; */ |
| 711 | |
| 712 | |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 713 | /* set odd length for bug in LAN91C111, */ |
| 714 | /* which never sets RS_ODDFRAME */ |
| 715 | /* TODO ? */ |
| 716 | |
| 717 | |
| 718 | #ifdef USE_32_BIT |
Joe Hershberger | 9f09a36 | 2015-04-08 01:41:06 -0500 | [diff] [blame] | 719 | PRINTK3(" Reading %d dwords (and %d bytes)\n", |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 720 | packet_length >> 2, packet_length & 3 ); |
| 721 | /* QUESTION: Like in the TX routine, do I want |
| 722 | to send the DWORDs or the bytes first, or some |
| 723 | mixture. A mixture might improve already slow PIO |
wdenk | c35ba4e | 2004-03-14 22:25:36 +0000 | [diff] [blame] | 724 | performance */ |
Joe Hershberger | 9f09a36 | 2015-04-08 01:41:06 -0500 | [diff] [blame] | 725 | SMC_insl(dev, SMC91111_DATA_REG, net_rx_packets[0], |
| 726 | packet_length >> 2); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 727 | /* read the left over bytes */ |
| 728 | if (packet_length & 3) { |
| 729 | int i; |
| 730 | |
Joe Hershberger | 9f09a36 | 2015-04-08 01:41:06 -0500 | [diff] [blame] | 731 | byte *tail = (byte *)(net_rx_packets[0] + |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 732 | (packet_length & ~3)); |
| 733 | dword leftover = SMC_inl(dev, SMC91111_DATA_REG); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 734 | for (i=0; i<(packet_length & 3); i++) |
| 735 | *tail++ = (byte) (leftover >> (8*i)) & 0xff; |
| 736 | } |
| 737 | #else |
Joe Hershberger | 9f09a36 | 2015-04-08 01:41:06 -0500 | [diff] [blame] | 738 | PRINTK3(" Reading %d words and %d byte(s)\n", |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 739 | (packet_length >> 1 ), packet_length & 1 ); |
Joe Hershberger | 9f09a36 | 2015-04-08 01:41:06 -0500 | [diff] [blame] | 740 | SMC_insw(dev, SMC91111_DATA_REG , net_rx_packets[0], |
| 741 | packet_length >> 1); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 742 | |
| 743 | #endif /* USE_32_BIT */ |
| 744 | |
| 745 | #if SMC_DEBUG > 2 |
| 746 | printf("Receiving Packet\n"); |
Joe Hershberger | 9f09a36 | 2015-04-08 01:41:06 -0500 | [diff] [blame] | 747 | print_packet(net_rx_packets[0], packet_length); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 748 | #endif |
| 749 | } else { |
| 750 | /* error ... */ |
| 751 | /* TODO ? */ |
| 752 | is_error = 1; |
| 753 | } |
| 754 | |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 755 | while ( SMC_inw( dev, MMU_CMD_REG ) & MC_BUSY ) |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 756 | udelay(1); /* Wait until not busy */ |
| 757 | |
| 758 | /* error or good, tell the card to get rid of this packet */ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 759 | SMC_outw( dev, MC_RELEASE, MMU_CMD_REG ); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 760 | |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 761 | while ( SMC_inw( dev, MMU_CMD_REG ) & MC_BUSY ) |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 762 | udelay(1); /* Wait until not busy */ |
| 763 | |
wdenk | 4d01d9e | 2004-03-25 14:59:05 +0000 | [diff] [blame] | 764 | /* restore saved registers */ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 765 | SMC_outb( dev, saved_pnr, PN_REG ); |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 766 | SMC_outw( dev, saved_ptr, PTR_REG ); |
wdenk | 4d01d9e | 2004-03-25 14:59:05 +0000 | [diff] [blame] | 767 | |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 768 | if (!is_error) { |
| 769 | /* Pass the packet up to the protocol layers. */ |
Joe Hershberger | 9f09a36 | 2015-04-08 01:41:06 -0500 | [diff] [blame] | 770 | net_process_received_packet(net_rx_packets[0], packet_length); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 771 | return packet_length; |
| 772 | } else { |
| 773 | return 0; |
| 774 | } |
| 775 | |
| 776 | } |
| 777 | |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 778 | |
| 779 | #if 0 |
| 780 | /*------------------------------------------------------------ |
| 781 | . Modify a bit in the LAN91C111 register set |
| 782 | .-------------------------------------------------------------*/ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 783 | static word smc_modify_regbit(struct eth_device *dev, int bank, int ioaddr, int reg, |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 784 | unsigned int bit, int val) |
| 785 | { |
| 786 | word regval; |
| 787 | |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 788 | SMC_SELECT_BANK( dev, bank ); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 789 | |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 790 | regval = SMC_inw( dev, reg ); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 791 | if (val) |
| 792 | regval |= bit; |
| 793 | else |
| 794 | regval &= ~bit; |
| 795 | |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 796 | SMC_outw( dev, regval, 0 ); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 797 | return(regval); |
| 798 | } |
| 799 | |
| 800 | |
| 801 | /*------------------------------------------------------------ |
| 802 | . Retrieve a bit in the LAN91C111 register set |
| 803 | .-------------------------------------------------------------*/ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 804 | static int smc_get_regbit(struct eth_device *dev, int bank, int ioaddr, int reg, unsigned int bit) |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 805 | { |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 806 | SMC_SELECT_BANK( dev, bank ); |
| 807 | if ( SMC_inw( dev, reg ) & bit) |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 808 | return(1); |
| 809 | else |
| 810 | return(0); |
| 811 | } |
| 812 | |
| 813 | |
| 814 | /*------------------------------------------------------------ |
| 815 | . Modify a LAN91C111 register (word access only) |
| 816 | .-------------------------------------------------------------*/ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 817 | static void smc_modify_reg(struct eth_device *dev, int bank, int ioaddr, int reg, word val) |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 818 | { |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 819 | SMC_SELECT_BANK( dev, bank ); |
| 820 | SMC_outw( dev, val, reg ); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 821 | } |
| 822 | |
| 823 | |
| 824 | /*------------------------------------------------------------ |
| 825 | . Retrieve a LAN91C111 register (word access only) |
| 826 | .-------------------------------------------------------------*/ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 827 | static int smc_get_reg(struct eth_device *dev, int bank, int ioaddr, int reg) |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 828 | { |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 829 | SMC_SELECT_BANK( dev, bank ); |
| 830 | return(SMC_inw( dev, reg )); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 831 | } |
| 832 | |
| 833 | #endif /* 0 */ |
| 834 | |
| 835 | /*---PHY CONTROL AND CONFIGURATION----------------------------------------- */ |
| 836 | |
| 837 | #if (SMC_DEBUG > 2 ) |
| 838 | |
| 839 | /*------------------------------------------------------------ |
| 840 | . Debugging function for viewing MII Management serial bitstream |
| 841 | .-------------------------------------------------------------*/ |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 842 | static void smc_dump_mii_stream (byte * bits, int size) |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 843 | { |
| 844 | int i; |
| 845 | |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 846 | printf ("BIT#:"); |
| 847 | for (i = 0; i < size; ++i) { |
| 848 | printf ("%d", i % 10); |
| 849 | } |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 850 | |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 851 | printf ("\nMDOE:"); |
| 852 | for (i = 0; i < size; ++i) { |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 853 | if (bits[i] & MII_MDOE) |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 854 | printf ("1"); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 855 | else |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 856 | printf ("0"); |
| 857 | } |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 858 | |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 859 | printf ("\nMDO :"); |
| 860 | for (i = 0; i < size; ++i) { |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 861 | if (bits[i] & MII_MDO) |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 862 | printf ("1"); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 863 | else |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 864 | printf ("0"); |
| 865 | } |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 866 | |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 867 | printf ("\nMDI :"); |
| 868 | for (i = 0; i < size; ++i) { |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 869 | if (bits[i] & MII_MDI) |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 870 | printf ("1"); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 871 | else |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 872 | printf ("0"); |
| 873 | } |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 874 | |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 875 | printf ("\n"); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 876 | } |
| 877 | #endif |
| 878 | |
| 879 | /*------------------------------------------------------------ |
| 880 | . Reads a register from the MII Management serial interface |
| 881 | .-------------------------------------------------------------*/ |
| 882 | #ifndef CONFIG_SMC91111_EXT_PHY |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 883 | static word smc_read_phy_register (struct eth_device *dev, byte phyreg) |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 884 | { |
| 885 | int oldBank; |
| 886 | int i; |
| 887 | byte mask; |
| 888 | word mii_reg; |
| 889 | byte bits[64]; |
| 890 | int clk_idx = 0; |
| 891 | int input_idx; |
| 892 | word phydata; |
| 893 | byte phyaddr = SMC_PHY_ADDR; |
| 894 | |
| 895 | /* 32 consecutive ones on MDO to establish sync */ |
| 896 | for (i = 0; i < 32; ++i) |
| 897 | bits[clk_idx++] = MII_MDOE | MII_MDO; |
| 898 | |
| 899 | /* Start code <01> */ |
| 900 | bits[clk_idx++] = MII_MDOE; |
| 901 | bits[clk_idx++] = MII_MDOE | MII_MDO; |
| 902 | |
| 903 | /* Read command <10> */ |
| 904 | bits[clk_idx++] = MII_MDOE | MII_MDO; |
| 905 | bits[clk_idx++] = MII_MDOE; |
| 906 | |
| 907 | /* Output the PHY address, msb first */ |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 908 | mask = (byte) 0x10; |
| 909 | for (i = 0; i < 5; ++i) { |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 910 | if (phyaddr & mask) |
| 911 | bits[clk_idx++] = MII_MDOE | MII_MDO; |
| 912 | else |
| 913 | bits[clk_idx++] = MII_MDOE; |
| 914 | |
| 915 | /* Shift to next lowest bit */ |
| 916 | mask >>= 1; |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 917 | } |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 918 | |
| 919 | /* Output the phy register number, msb first */ |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 920 | mask = (byte) 0x10; |
| 921 | for (i = 0; i < 5; ++i) { |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 922 | if (phyreg & mask) |
| 923 | bits[clk_idx++] = MII_MDOE | MII_MDO; |
| 924 | else |
| 925 | bits[clk_idx++] = MII_MDOE; |
| 926 | |
| 927 | /* Shift to next lowest bit */ |
| 928 | mask >>= 1; |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 929 | } |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 930 | |
| 931 | /* Tristate and turnaround (2 bit times) */ |
| 932 | bits[clk_idx++] = 0; |
| 933 | /*bits[clk_idx++] = 0; */ |
| 934 | |
| 935 | /* Input starts at this bit time */ |
| 936 | input_idx = clk_idx; |
| 937 | |
| 938 | /* Will input 16 bits */ |
| 939 | for (i = 0; i < 16; ++i) |
| 940 | bits[clk_idx++] = 0; |
| 941 | |
| 942 | /* Final clock bit */ |
| 943 | bits[clk_idx++] = 0; |
| 944 | |
| 945 | /* Save the current bank */ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 946 | oldBank = SMC_inw (dev, BANK_SELECT); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 947 | |
| 948 | /* Select bank 3 */ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 949 | SMC_SELECT_BANK (dev, 3); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 950 | |
| 951 | /* Get the current MII register value */ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 952 | mii_reg = SMC_inw (dev, MII_REG); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 953 | |
| 954 | /* Turn off all MII Interface bits */ |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 955 | mii_reg &= ~(MII_MDOE | MII_MCLK | MII_MDI | MII_MDO); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 956 | |
| 957 | /* Clock all 64 cycles */ |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 958 | for (i = 0; i < sizeof bits; ++i) { |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 959 | /* Clock Low - output data */ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 960 | SMC_outw (dev, mii_reg | bits[i], MII_REG); |
Simon Glass | 0db4b94 | 2020-05-10 11:40:10 -0600 | [diff] [blame] | 961 | udelay(SMC_PHY_CLOCK_DELAY); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 962 | |
| 963 | |
| 964 | /* Clock Hi - input data */ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 965 | SMC_outw (dev, mii_reg | bits[i] | MII_MCLK, MII_REG); |
Simon Glass | 0db4b94 | 2020-05-10 11:40:10 -0600 | [diff] [blame] | 966 | udelay(SMC_PHY_CLOCK_DELAY); |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 967 | bits[i] |= SMC_inw (dev, MII_REG) & MII_MDI; |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 968 | } |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 969 | |
| 970 | /* Return to idle state */ |
| 971 | /* Set clock to low, data to low, and output tristated */ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 972 | SMC_outw (dev, mii_reg, MII_REG); |
Simon Glass | 0db4b94 | 2020-05-10 11:40:10 -0600 | [diff] [blame] | 973 | udelay(SMC_PHY_CLOCK_DELAY); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 974 | |
| 975 | /* Restore original bank select */ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 976 | SMC_SELECT_BANK (dev, oldBank); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 977 | |
| 978 | /* Recover input data */ |
| 979 | phydata = 0; |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 980 | for (i = 0; i < 16; ++i) { |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 981 | phydata <<= 1; |
| 982 | |
| 983 | if (bits[input_idx++] & MII_MDI) |
| 984 | phydata |= 0x0001; |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 985 | } |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 986 | |
| 987 | #if (SMC_DEBUG > 2 ) |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 988 | printf ("smc_read_phy_register(): phyaddr=%x,phyreg=%x,phydata=%x\n", |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 989 | phyaddr, phyreg, phydata); |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 990 | smc_dump_mii_stream (bits, sizeof bits); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 991 | #endif |
| 992 | |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 993 | return (phydata); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 994 | } |
| 995 | |
| 996 | |
| 997 | /*------------------------------------------------------------ |
| 998 | . Writes a register to the MII Management serial interface |
| 999 | .-------------------------------------------------------------*/ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 1000 | static void smc_write_phy_register (struct eth_device *dev, byte phyreg, |
| 1001 | word phydata) |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 1002 | { |
| 1003 | int oldBank; |
| 1004 | int i; |
| 1005 | word mask; |
| 1006 | word mii_reg; |
| 1007 | byte bits[65]; |
| 1008 | int clk_idx = 0; |
| 1009 | byte phyaddr = SMC_PHY_ADDR; |
| 1010 | |
| 1011 | /* 32 consecutive ones on MDO to establish sync */ |
| 1012 | for (i = 0; i < 32; ++i) |
| 1013 | bits[clk_idx++] = MII_MDOE | MII_MDO; |
| 1014 | |
| 1015 | /* Start code <01> */ |
| 1016 | bits[clk_idx++] = MII_MDOE; |
| 1017 | bits[clk_idx++] = MII_MDOE | MII_MDO; |
| 1018 | |
| 1019 | /* Write command <01> */ |
| 1020 | bits[clk_idx++] = MII_MDOE; |
| 1021 | bits[clk_idx++] = MII_MDOE | MII_MDO; |
| 1022 | |
| 1023 | /* Output the PHY address, msb first */ |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 1024 | mask = (byte) 0x10; |
| 1025 | for (i = 0; i < 5; ++i) { |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 1026 | if (phyaddr & mask) |
| 1027 | bits[clk_idx++] = MII_MDOE | MII_MDO; |
| 1028 | else |
| 1029 | bits[clk_idx++] = MII_MDOE; |
| 1030 | |
| 1031 | /* Shift to next lowest bit */ |
| 1032 | mask >>= 1; |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 1033 | } |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 1034 | |
| 1035 | /* Output the phy register number, msb first */ |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 1036 | mask = (byte) 0x10; |
| 1037 | for (i = 0; i < 5; ++i) { |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 1038 | if (phyreg & mask) |
| 1039 | bits[clk_idx++] = MII_MDOE | MII_MDO; |
| 1040 | else |
| 1041 | bits[clk_idx++] = MII_MDOE; |
| 1042 | |
| 1043 | /* Shift to next lowest bit */ |
| 1044 | mask >>= 1; |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 1045 | } |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 1046 | |
| 1047 | /* Tristate and turnaround (2 bit times) */ |
| 1048 | bits[clk_idx++] = 0; |
| 1049 | bits[clk_idx++] = 0; |
| 1050 | |
| 1051 | /* Write out 16 bits of data, msb first */ |
| 1052 | mask = 0x8000; |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 1053 | for (i = 0; i < 16; ++i) { |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 1054 | if (phydata & mask) |
| 1055 | bits[clk_idx++] = MII_MDOE | MII_MDO; |
| 1056 | else |
| 1057 | bits[clk_idx++] = MII_MDOE; |
| 1058 | |
| 1059 | /* Shift to next lowest bit */ |
| 1060 | mask >>= 1; |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 1061 | } |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 1062 | |
| 1063 | /* Final clock bit (tristate) */ |
| 1064 | bits[clk_idx++] = 0; |
| 1065 | |
| 1066 | /* Save the current bank */ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 1067 | oldBank = SMC_inw (dev, BANK_SELECT); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 1068 | |
| 1069 | /* Select bank 3 */ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 1070 | SMC_SELECT_BANK (dev, 3); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 1071 | |
| 1072 | /* Get the current MII register value */ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 1073 | mii_reg = SMC_inw (dev, MII_REG); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 1074 | |
| 1075 | /* Turn off all MII Interface bits */ |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 1076 | mii_reg &= ~(MII_MDOE | MII_MCLK | MII_MDI | MII_MDO); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 1077 | |
| 1078 | /* Clock all cycles */ |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 1079 | for (i = 0; i < sizeof bits; ++i) { |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 1080 | /* Clock Low - output data */ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 1081 | SMC_outw (dev, mii_reg | bits[i], MII_REG); |
Simon Glass | 0db4b94 | 2020-05-10 11:40:10 -0600 | [diff] [blame] | 1082 | udelay(SMC_PHY_CLOCK_DELAY); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 1083 | |
| 1084 | |
| 1085 | /* Clock Hi - input data */ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 1086 | SMC_outw (dev, mii_reg | bits[i] | MII_MCLK, MII_REG); |
Simon Glass | 0db4b94 | 2020-05-10 11:40:10 -0600 | [diff] [blame] | 1087 | udelay(SMC_PHY_CLOCK_DELAY); |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 1088 | bits[i] |= SMC_inw (dev, MII_REG) & MII_MDI; |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 1089 | } |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 1090 | |
| 1091 | /* Return to idle state */ |
| 1092 | /* Set clock to low, data to low, and output tristated */ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 1093 | SMC_outw (dev, mii_reg, MII_REG); |
Simon Glass | 0db4b94 | 2020-05-10 11:40:10 -0600 | [diff] [blame] | 1094 | udelay(SMC_PHY_CLOCK_DELAY); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 1095 | |
| 1096 | /* Restore original bank select */ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 1097 | SMC_SELECT_BANK (dev, oldBank); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 1098 | |
| 1099 | #if (SMC_DEBUG > 2 ) |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 1100 | printf ("smc_write_phy_register(): phyaddr=%x,phyreg=%x,phydata=%x\n", |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 1101 | phyaddr, phyreg, phydata); |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 1102 | smc_dump_mii_stream (bits, sizeof bits); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 1103 | #endif |
| 1104 | } |
| 1105 | #endif /* !CONFIG_SMC91111_EXT_PHY */ |
| 1106 | |
| 1107 | |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 1108 | /*------------------------------------------------------------ |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 1109 | . Configures the specified PHY using Autonegotiation. Calls |
| 1110 | . smc_phy_fixed() if the user has requested a certain config. |
| 1111 | .-------------------------------------------------------------*/ |
| 1112 | #ifndef CONFIG_SMC91111_EXT_PHY |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 1113 | static void smc_phy_configure (struct eth_device *dev) |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 1114 | { |
| 1115 | int timeout; |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 1116 | word my_phy_caps; /* My PHY capabilities */ |
| 1117 | word my_ad_caps; /* My Advertised capabilities */ |
| 1118 | word status = 0; /*;my status = 0 */ |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 1119 | |
wdenk | 3c71176 | 2004-06-09 13:37:52 +0000 | [diff] [blame] | 1120 | PRINTK3 ("%s: smc_program_phy()\n", SMC_DEV_NAME); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 1121 | |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 1122 | /* Reset the PHY, setting all other bits to zero */ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 1123 | smc_write_phy_register (dev, PHY_CNTL_REG, PHY_CNTL_RST); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 1124 | |
| 1125 | /* Wait for the reset to complete, or time out */ |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 1126 | timeout = 6; /* Wait up to 3 seconds */ |
| 1127 | while (timeout--) { |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 1128 | if (!(smc_read_phy_register (dev, PHY_CNTL_REG) |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 1129 | & PHY_CNTL_RST)) { |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 1130 | /* reset complete */ |
| 1131 | break; |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 1132 | } |
| 1133 | |
Mike Frysinger | 03130cb | 2012-03-05 13:46:51 +0000 | [diff] [blame] | 1134 | mdelay(500); /* wait 500 millisecs */ |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 1135 | } |
| 1136 | |
| 1137 | if (timeout < 1) { |
| 1138 | printf ("%s:PHY reset timed out\n", SMC_DEV_NAME); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 1139 | goto smc_phy_configure_exit; |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 1140 | } |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 1141 | |
| 1142 | /* Read PHY Register 18, Status Output */ |
| 1143 | /* lp->lastPhy18 = smc_read_phy_register(PHY_INT_REG); */ |
| 1144 | |
| 1145 | /* Enable PHY Interrupts (for register 18) */ |
| 1146 | /* Interrupts listed here are disabled */ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 1147 | smc_write_phy_register (dev, PHY_MASK_REG, 0xffff); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 1148 | |
| 1149 | /* Configure the Receive/Phy Control register */ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 1150 | SMC_SELECT_BANK (dev, 0); |
| 1151 | SMC_outw (dev, RPC_DEFAULT, RPC_REG); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 1152 | |
| 1153 | /* Copy our capabilities from PHY_STAT_REG to PHY_AD_REG */ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 1154 | my_phy_caps = smc_read_phy_register (dev, PHY_STAT_REG); |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 1155 | my_ad_caps = PHY_AD_CSMA; /* I am CSMA capable */ |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 1156 | |
| 1157 | if (my_phy_caps & PHY_STAT_CAP_T4) |
| 1158 | my_ad_caps |= PHY_AD_T4; |
| 1159 | |
| 1160 | if (my_phy_caps & PHY_STAT_CAP_TXF) |
| 1161 | my_ad_caps |= PHY_AD_TX_FDX; |
| 1162 | |
| 1163 | if (my_phy_caps & PHY_STAT_CAP_TXH) |
| 1164 | my_ad_caps |= PHY_AD_TX_HDX; |
| 1165 | |
| 1166 | if (my_phy_caps & PHY_STAT_CAP_TF) |
| 1167 | my_ad_caps |= PHY_AD_10_FDX; |
| 1168 | |
| 1169 | if (my_phy_caps & PHY_STAT_CAP_TH) |
| 1170 | my_ad_caps |= PHY_AD_10_HDX; |
| 1171 | |
| 1172 | /* Update our Auto-Neg Advertisement Register */ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 1173 | smc_write_phy_register (dev, PHY_AD_REG, my_ad_caps); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 1174 | |
wdenk | 4d01d9e | 2004-03-25 14:59:05 +0000 | [diff] [blame] | 1175 | /* Read the register back. Without this, it appears that when */ |
| 1176 | /* auto-negotiation is restarted, sometimes it isn't ready and */ |
| 1177 | /* the link does not come up. */ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 1178 | smc_read_phy_register(dev, PHY_AD_REG); |
wdenk | 4d01d9e | 2004-03-25 14:59:05 +0000 | [diff] [blame] | 1179 | |
wdenk | 3c71176 | 2004-06-09 13:37:52 +0000 | [diff] [blame] | 1180 | PRINTK2 ("%s: phy caps=%x\n", SMC_DEV_NAME, my_phy_caps); |
| 1181 | PRINTK2 ("%s: phy advertised caps=%x\n", SMC_DEV_NAME, my_ad_caps); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 1182 | |
| 1183 | /* Restart auto-negotiation process in order to advertise my caps */ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 1184 | smc_write_phy_register (dev, PHY_CNTL_REG, |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 1185 | PHY_CNTL_ANEG_EN | PHY_CNTL_ANEG_RST); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 1186 | |
| 1187 | /* Wait for the auto-negotiation to complete. This may take from */ |
| 1188 | /* 2 to 3 seconds. */ |
| 1189 | /* Wait for the reset to complete, or time out */ |
wdenk | 3c71176 | 2004-06-09 13:37:52 +0000 | [diff] [blame] | 1190 | timeout = CONFIG_SMC_AUTONEG_TIMEOUT * 2; |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 1191 | while (timeout--) { |
wdenk | 3c71176 | 2004-06-09 13:37:52 +0000 | [diff] [blame] | 1192 | |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 1193 | status = smc_read_phy_register (dev, PHY_STAT_REG); |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 1194 | if (status & PHY_STAT_ANEG_ACK) { |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 1195 | /* auto-negotiate complete */ |
| 1196 | break; |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 1197 | } |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 1198 | |
Mike Frysinger | 03130cb | 2012-03-05 13:46:51 +0000 | [diff] [blame] | 1199 | mdelay(500); /* wait 500 millisecs */ |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 1200 | |
| 1201 | /* Restart auto-negotiation if remote fault */ |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 1202 | if (status & PHY_STAT_REM_FLT) { |
wdenk | 3c71176 | 2004-06-09 13:37:52 +0000 | [diff] [blame] | 1203 | printf ("%s: PHY remote fault detected\n", |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 1204 | SMC_DEV_NAME); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 1205 | |
| 1206 | /* Restart auto-negotiation */ |
wdenk | 3c71176 | 2004-06-09 13:37:52 +0000 | [diff] [blame] | 1207 | printf ("%s: PHY restarting auto-negotiation\n", |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 1208 | SMC_DEV_NAME); |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 1209 | smc_write_phy_register (dev, PHY_CNTL_REG, |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 1210 | PHY_CNTL_ANEG_EN | |
| 1211 | PHY_CNTL_ANEG_RST | |
| 1212 | PHY_CNTL_SPEED | |
| 1213 | PHY_CNTL_DPLX); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 1214 | } |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 1215 | } |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 1216 | |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 1217 | if (timeout < 1) { |
wdenk | 3c71176 | 2004-06-09 13:37:52 +0000 | [diff] [blame] | 1218 | printf ("%s: PHY auto-negotiate timed out\n", SMC_DEV_NAME); |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 1219 | } |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 1220 | |
| 1221 | /* Fail if we detected an auto-negotiate remote fault */ |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 1222 | if (status & PHY_STAT_REM_FLT) { |
wdenk | 3c71176 | 2004-06-09 13:37:52 +0000 | [diff] [blame] | 1223 | printf ("%s: PHY remote fault detected\n", SMC_DEV_NAME); |
wdenk | 890255d | 2003-09-15 21:14:37 +0000 | [diff] [blame] | 1224 | } |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 1225 | |
| 1226 | /* Re-Configure the Receive/Phy Control register */ |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 1227 | SMC_outw (dev, RPC_DEFAULT, RPC_REG); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 1228 | |
wdenk | ec5dc0d | 2004-07-09 22:51:01 +0000 | [diff] [blame] | 1229 | smc_phy_configure_exit: ; |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 1230 | |
| 1231 | } |
| 1232 | #endif /* !CONFIG_SMC91111_EXT_PHY */ |
| 1233 | |
| 1234 | |
| 1235 | #if SMC_DEBUG > 2 |
| 1236 | static void print_packet( byte * buf, int length ) |
| 1237 | { |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 1238 | int i; |
| 1239 | int remainder; |
| 1240 | int lines; |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 1241 | |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 1242 | printf("Packet of length %d \n", length ); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 1243 | |
| 1244 | #if SMC_DEBUG > 3 |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 1245 | lines = length / 16; |
| 1246 | remainder = length % 16; |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 1247 | |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 1248 | for ( i = 0; i < lines ; i ++ ) { |
| 1249 | int cur; |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 1250 | |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 1251 | for ( cur = 0; cur < 8; cur ++ ) { |
| 1252 | byte a, b; |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 1253 | |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 1254 | a = *(buf ++ ); |
| 1255 | b = *(buf ++ ); |
| 1256 | printf("%02x%02x ", a, b ); |
| 1257 | } |
| 1258 | printf("\n"); |
| 1259 | } |
| 1260 | for ( i = 0; i < remainder/2 ; i++ ) { |
| 1261 | byte a, b; |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 1262 | |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 1263 | a = *(buf ++ ); |
| 1264 | b = *(buf ++ ); |
| 1265 | printf("%02x%02x ", a, b ); |
| 1266 | } |
| 1267 | printf("\n"); |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 1268 | #endif |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 1269 | } |
| 1270 | #endif |
| 1271 | |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 1272 | int smc91111_initialize(u8 dev_num, int base_addr) |
wdenk | 3e8b7dc | 2003-06-19 23:58:30 +0000 | [diff] [blame] | 1273 | { |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 1274 | struct smc91111_priv *priv; |
| 1275 | struct eth_device *dev; |
| 1276 | int i; |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 1277 | |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 1278 | priv = malloc(sizeof(*priv)); |
| 1279 | if (!priv) |
| 1280 | return 0; |
| 1281 | dev = malloc(sizeof(*dev)); |
| 1282 | if (!dev) { |
| 1283 | free(priv); |
| 1284 | return 0; |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 1285 | } |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 1286 | |
Thomas Chou | c25126d | 2010-10-06 09:16:10 +0800 | [diff] [blame] | 1287 | memset(dev, 0, sizeof(*dev)); |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 1288 | priv->dev_num = dev_num; |
| 1289 | dev->priv = priv; |
| 1290 | dev->iobase = base_addr; |
wdenk | 3e8b7dc | 2003-06-19 23:58:30 +0000 | [diff] [blame] | 1291 | |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 1292 | swap_to(ETHERNET); |
| 1293 | SMC_SELECT_BANK(dev, 1); |
| 1294 | for (i = 0; i < 6; ++i) |
| 1295 | dev->enetaddr[i] = SMC_inb(dev, (ADDR0_REG + i)); |
| 1296 | swap_to(FLASH); |
wdenk | 3c71176 | 2004-06-09 13:37:52 +0000 | [diff] [blame] | 1297 | |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 1298 | dev->init = smc_init; |
| 1299 | dev->halt = smc_halt; |
| 1300 | dev->send = smc_send; |
| 1301 | dev->recv = smc_rcv; |
Thomas Chou | c25126d | 2010-10-06 09:16:10 +0800 | [diff] [blame] | 1302 | dev->write_hwaddr = smc_write_hwaddr; |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 1303 | sprintf(dev->name, "%s-%hu", SMC_DEV_NAME, dev_num); |
wdenk | 3c71176 | 2004-06-09 13:37:52 +0000 | [diff] [blame] | 1304 | |
Ben Warren | 0fd6aae | 2009-10-04 22:37:03 -0700 | [diff] [blame] | 1305 | eth_register(dev); |
| 1306 | return 0; |
wdenk | 3e8b7dc | 2003-06-19 23:58:30 +0000 | [diff] [blame] | 1307 | } |