blob: 6e319f0ef0c34b298607b973c3509ba2830110ca [file] [log] [blame]
Hou Zhiqiang224999f2019-08-20 09:35:28 +00001// SPDX-License-Identifier: GPL-2.0+ OR X11
2/*
3 * P1020RDB-PD Device Tree Source
4 *
5 * Copyright 2013 - 2015 Freescale Semiconductor Inc.
6 * Copyright 2019 NXP
7 */
8
9/include/ "p1020.dtsi"
10
11/ {
12 model = "fsl,P1020RDB-PD";
13 compatible = "fsl,P1020RDB-PD";
14 #address-cells = <2>;
15 #size-cells = <2>;
16 interrupt-parent = <&mpic>;
17
18 soc: soc@ffe00000 {
19 ranges = <0x0 0x0 0xffe00000 0x100000>;
20 };
Hou Zhiqiang802865c2019-08-27 11:04:04 +000021
22 pci1: pcie@ffe09000 {
23 reg = <0x0 0xffe09000 0x0 0x1000>; /* registers */
24 ranges = <0x01000000 0x0 0x00000000 0x0 0xffc10000 0x0 0x00010000 /* downstream I/O */
25 0x02000000 0x0 0xa0000000 0x0 0xa0000000 0x0 0x20000000>; /* non-prefetchable memory */
26 };
27
28 pci0: pcie@ffe0a000 {
29 reg = <0x0 0xffe0a000 0x0 0x1000>; /* registers */
30 ranges = <0x01000000 0x0 0x00000000 0x0 0xffc00000 0x0 0x00010000 /* downstream I/O */
31 0x02000000 0x0 0x80000000 0x0 0x80000000 0x0 0x20000000>; /* non-prefetchable memory */
32 };
Xiaowei Baocb75b4e2020-06-04 23:16:35 +080033
34 aliases {
35 spi0 = &espi0;
36 };
Hou Zhiqiang224999f2019-08-20 09:35:28 +000037};
38
39/include/ "p1020-post.dtsi"
Xiaowei Baocb75b4e2020-06-04 23:16:35 +080040
41&espi0 {
42 status = "okay";
43 flash@0 {
44 compatible = "jedec,spi-nor";
45 #address-cells = <1>;
46 #size-cells = <1>;
47 reg = <0>;
48 spi-max-frequency = <10000000>; /* input clock */
49 };
50};