Stefan Roese | a34997d | 2005-09-22 09:16:57 +0200 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2005 |
| 3 | * Matthias Fuchs, esd gmbh germany, matthias.fuchs@esd-electronics.com |
| 4 | * |
Wolfgang Denk | bd8ec7e | 2013-10-07 13:07:26 +0200 | [diff] [blame] | 5 | * SPDX-License-Identifier: GPL-2.0+ |
Stefan Roese | a34997d | 2005-09-22 09:16:57 +0200 | [diff] [blame] | 6 | */ |
| 7 | |
| 8 | /* |
| 9 | * board/config.h - configuration options, board specific |
| 10 | */ |
| 11 | |
| 12 | #ifndef __CONFIG_H |
| 13 | #define __CONFIG_H |
| 14 | |
| 15 | /* |
| 16 | * High Level Configuration Options |
| 17 | * (easy to change) |
| 18 | */ |
| 19 | |
| 20 | #define CONFIG_405GP 1 /* This is a PPC405 CPU */ |
Stefan Roese | a34997d | 2005-09-22 09:16:57 +0200 | [diff] [blame] | 21 | |
Wolfgang Denk | 291ba1b | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 22 | #define CONFIG_SYS_TEXT_BASE 0xFFFC0000 |
| 23 | |
Stefan Roese | a34997d | 2005-09-22 09:16:57 +0200 | [diff] [blame] | 24 | #define CONFIG_SYS_CLK_FREQ 33330000 /* external frequency to pll */ |
| 25 | |
| 26 | #define CONFIG_BAUDRATE 9600 |
Stefan Roese | a34997d | 2005-09-22 09:16:57 +0200 | [diff] [blame] | 27 | |
| 28 | #undef CONFIG_BOOTARGS |
| 29 | #undef CONFIG_BOOTCOMMAND |
| 30 | |
| 31 | #define CONFIG_PREBOOT /* enable preboot variable */ |
| 32 | |
| 33 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 34 | #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ |
Stefan Roese | a34997d | 2005-09-22 09:16:57 +0200 | [diff] [blame] | 35 | |
| 36 | #define CONFIG_MII 1 /* MII PHY management */ |
| 37 | #define CONFIG_PHY_ADDR 0 /* PHY address */ |
| 38 | |
Jon Loeliger | 8c5f4a4 | 2007-07-05 19:52:35 -0500 | [diff] [blame] | 39 | /* |
Jon Loeliger | f5709d1 | 2007-07-10 09:02:57 -0500 | [diff] [blame] | 40 | * BOOTP options |
| 41 | */ |
| 42 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 43 | #define CONFIG_BOOTP_BOOTPATH |
| 44 | #define CONFIG_BOOTP_GATEWAY |
| 45 | #define CONFIG_BOOTP_HOSTNAME |
| 46 | |
Jon Loeliger | f5709d1 | 2007-07-10 09:02:57 -0500 | [diff] [blame] | 47 | /* |
Jon Loeliger | 8c5f4a4 | 2007-07-05 19:52:35 -0500 | [diff] [blame] | 48 | * Command line configuration. |
| 49 | */ |
Jon Loeliger | 8c5f4a4 | 2007-07-05 19:52:35 -0500 | [diff] [blame] | 50 | #define CONFIG_CMD_PCI |
| 51 | #define CONFIG_CMD_IRQ |
Jon Loeliger | 8c5f4a4 | 2007-07-05 19:52:35 -0500 | [diff] [blame] | 52 | #define CONFIG_CMD_BSP |
| 53 | #define CONFIG_CMD_EEPROM |
| 54 | |
Stefan Roese | a34997d | 2005-09-22 09:16:57 +0200 | [diff] [blame] | 55 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
| 56 | |
| 57 | #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */ |
| 58 | |
| 59 | /* |
| 60 | * Miscellaneous configurable options |
| 61 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 62 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
Stefan Roese | a34997d | 2005-09-22 09:16:57 +0200 | [diff] [blame] | 63 | |
Jon Loeliger | 8c5f4a4 | 2007-07-05 19:52:35 -0500 | [diff] [blame] | 64 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 65 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
Stefan Roese | a34997d | 2005-09-22 09:16:57 +0200 | [diff] [blame] | 66 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 67 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
Stefan Roese | a34997d | 2005-09-22 09:16:57 +0200 | [diff] [blame] | 68 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 69 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ |
| 70 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ |
| 71 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ |
Stefan Roese | a34997d | 2005-09-22 09:16:57 +0200 | [diff] [blame] | 72 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 73 | #define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */ |
Stefan Roese | a34997d | 2005-09-22 09:16:57 +0200 | [diff] [blame] | 74 | |
Stefan Roese | a34997d | 2005-09-22 09:16:57 +0200 | [diff] [blame] | 75 | #define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */ |
| 76 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 77 | #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */ |
| 78 | #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */ |
Stefan Roese | a34997d | 2005-09-22 09:16:57 +0200 | [diff] [blame] | 79 | |
Stefan Roese | 3ddce57 | 2010-09-20 16:05:31 +0200 | [diff] [blame] | 80 | #define CONFIG_CONS_INDEX 2 /* Use UART1 */ |
Stefan Roese | 3ddce57 | 2010-09-20 16:05:31 +0200 | [diff] [blame] | 81 | #define CONFIG_SYS_NS16550_SERIAL |
| 82 | #define CONFIG_SYS_NS16550_REG_SIZE 1 |
| 83 | #define CONFIG_SYS_NS16550_CLK get_serial_clock() |
| 84 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 85 | #undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 86 | #define CONFIG_SYS_BASE_BAUD 691200 |
Stefan Roese | a34997d | 2005-09-22 09:16:57 +0200 | [diff] [blame] | 87 | |
| 88 | /* The following table includes the supported baudrates */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 89 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
Stefan Roese | a34997d | 2005-09-22 09:16:57 +0200 | [diff] [blame] | 90 | { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \ |
| 91 | 57600, 115200, 230400, 460800, 921600 } |
| 92 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 93 | #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */ |
| 94 | #define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */ |
Stefan Roese | a34997d | 2005-09-22 09:16:57 +0200 | [diff] [blame] | 95 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 96 | #define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */ |
Stefan Roese | a34997d | 2005-09-22 09:16:57 +0200 | [diff] [blame] | 97 | |
| 98 | /*----------------------------------------------------------------------- |
| 99 | * PCI stuff |
| 100 | *----------------------------------------------------------------------- |
| 101 | */ |
| 102 | #define PCI_HOST_ADAPTER 0 /* configure as pci adapter */ |
| 103 | #define PCI_HOST_FORCE 1 /* configure as pci host */ |
| 104 | #define PCI_HOST_AUTO 2 /* detected via arbiter enable */ |
| 105 | |
Gabor Juhos | b445873 | 2013-05-30 07:06:12 +0000 | [diff] [blame] | 106 | #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */ |
Stefan Roese | a34997d | 2005-09-22 09:16:57 +0200 | [diff] [blame] | 107 | #define CONFIG_PCI_HOST PCI_HOST_AUTO /* select pci host function */ |
Stefan Roese | a34997d | 2005-09-22 09:16:57 +0200 | [diff] [blame] | 108 | /* resource configuration */ |
| 109 | |
| 110 | #define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */ |
| 111 | |
| 112 | #define CONFIG_PCI_CONFIG_HOST_BRIDGE 1 /* don't skip host bridge config*/ |
| 113 | |
| 114 | #define CONFIG_PCI_BOOTDELAY 0 /* enable pci bootdelay variable*/ |
| 115 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 116 | #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */ |
| 117 | #define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x040b /* PCI Device ID: CPCI-2DP */ |
| 118 | #define CONFIG_SYS_PCI_CLASSCODE 0x0280 /* PCI Class Code: Network/Other*/ |
Stefan Roese | 1c671a9 | 2006-01-18 20:03:15 +0100 | [diff] [blame] | 119 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 120 | #define CONFIG_SYS_PCI_PTM1LA (bd->bi_memstart) /* point to sdram */ |
| 121 | #define CONFIG_SYS_PCI_PTM1MS (~(bd->bi_memsize - 1) | 1) /* memsize, enable hard-wired to 1 */ |
| 122 | #define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */ |
| 123 | #define CONFIG_SYS_PCI_PTM2LA 0xef000000 /* point to internal regs + PB0/1 */ |
| 124 | #define CONFIG_SYS_PCI_PTM2MS 0xff000001 /* 16MB, enable */ |
| 125 | #define CONFIG_SYS_PCI_PTM2PCI 0x00000000 /* Host: use this pci address */ |
Stefan Roese | a34997d | 2005-09-22 09:16:57 +0200 | [diff] [blame] | 126 | |
| 127 | /*----------------------------------------------------------------------- |
| 128 | * Start addresses for the final memory configuration |
| 129 | * (Set up by the startup code) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 130 | * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 |
Stefan Roese | a34997d | 2005-09-22 09:16:57 +0200 | [diff] [blame] | 131 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 132 | #define CONFIG_SYS_SDRAM_BASE 0x00000000 |
| 133 | #define CONFIG_SYS_FLASH_BASE 0xFFFC0000 |
| 134 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE |
| 135 | #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */ |
| 136 | #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */ |
Stefan Roese | a34997d | 2005-09-22 09:16:57 +0200 | [diff] [blame] | 137 | |
| 138 | /* |
| 139 | * For booting Linux, the board info and command line data |
| 140 | * have to be in the first 8 MB of memory, since this is |
| 141 | * the maximum mapped by the Linux kernel during initialization. |
| 142 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 143 | #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
Stefan Roese | a34997d | 2005-09-22 09:16:57 +0200 | [diff] [blame] | 144 | /*----------------------------------------------------------------------- |
| 145 | * FLASH organization |
| 146 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 147 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ |
| 148 | #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */ |
Stefan Roese | a34997d | 2005-09-22 09:16:57 +0200 | [diff] [blame] | 149 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 150 | #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */ |
| 151 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */ |
Stefan Roese | a34997d | 2005-09-22 09:16:57 +0200 | [diff] [blame] | 152 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 153 | #define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */ |
| 154 | #define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */ |
| 155 | #define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */ |
Stefan Roese | a34997d | 2005-09-22 09:16:57 +0200 | [diff] [blame] | 156 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 157 | #define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */ |
| 158 | #define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */ |
| 159 | #define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */ |
Stefan Roese | a34997d | 2005-09-22 09:16:57 +0200 | [diff] [blame] | 160 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 161 | #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */ |
Stefan Roese | a34997d | 2005-09-22 09:16:57 +0200 | [diff] [blame] | 162 | |
Jean-Christophe PLAGNIOL-VILLARD | e46af64 | 2008-09-05 09:19:30 +0200 | [diff] [blame] | 163 | #define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */ |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 164 | #define CONFIG_ENV_OFFSET 0x000 /* environment starts at the beginning of the EEPROM */ |
| 165 | #define CONFIG_ENV_SIZE 0x400 /* 1024 bytes may be used for env vars */ |
Stefan Roese | a34997d | 2005-09-22 09:16:57 +0200 | [diff] [blame] | 166 | |
| 167 | /*----------------------------------------------------------------------- |
| 168 | * I2C EEPROM (CAT24WC16) for environment |
| 169 | */ |
Dirk Eibach | 42b204f | 2013-04-25 02:40:01 +0000 | [diff] [blame] | 170 | #define CONFIG_SYS_I2C |
| 171 | #define CONFIG_SYS_I2C_PPC4XX |
| 172 | #define CONFIG_SYS_I2C_PPC4XX_CH0 |
| 173 | #define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000 |
| 174 | #define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F |
Stefan Roese | a34997d | 2005-09-22 09:16:57 +0200 | [diff] [blame] | 175 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 176 | #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */ |
| 177 | #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */ |
Stefan Roese | a34997d | 2005-09-22 09:16:57 +0200 | [diff] [blame] | 178 | /* mask of address bits that overflow into the "EEPROM chip address" */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 179 | #define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07 |
| 180 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */ |
Stefan Roese | a34997d | 2005-09-22 09:16:57 +0200 | [diff] [blame] | 181 | /* 16 byte page write mode using*/ |
| 182 | /* last 4 bits of the address */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 183 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */ |
Stefan Roese | a34997d | 2005-09-22 09:16:57 +0200 | [diff] [blame] | 184 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 185 | #define CONFIG_SYS_EEPROM_WREN 1 |
Stefan Roese | a34997d | 2005-09-22 09:16:57 +0200 | [diff] [blame] | 186 | |
Stefan Roese | a34997d | 2005-09-22 09:16:57 +0200 | [diff] [blame] | 187 | /* |
| 188 | * Init Memory Controller: |
| 189 | * |
| 190 | * BR0/1 and OR0/1 (FLASH) |
| 191 | */ |
| 192 | #define FLASH_BASE0_PRELIM 0xFFE00000 /* FLASH bank #0 */ |
| 193 | #define FLASH_BASE1_PRELIM 0 /* FLASH bank #1 */ |
| 194 | |
| 195 | /*----------------------------------------------------------------------- |
| 196 | * External Bus Controller (EBC) Setup |
| 197 | */ |
| 198 | |
| 199 | /* Memory Bank 0 (Flash Bank 0) initialization */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 200 | #define CONFIG_SYS_EBC_PB0AP 0x92015480 |
| 201 | #define CONFIG_SYS_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */ |
Stefan Roese | a34997d | 2005-09-22 09:16:57 +0200 | [diff] [blame] | 202 | |
| 203 | /* Memory Bank 2 (PB0) initialization */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 204 | #define CONFIG_SYS_EBC_PB2AP 0x03004580 /* TWT=6,WBN=1,TH=2,RE=1,SOR=1 */ |
| 205 | #define CONFIG_SYS_EBC_PB2CR 0xEF018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */ |
Stefan Roese | a34997d | 2005-09-22 09:16:57 +0200 | [diff] [blame] | 206 | |
| 207 | /* Memory Bank 3 (PB1) initialization */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 208 | #define CONFIG_SYS_EBC_PB3AP 0x03004580 /* TWT=6,WBN=1,TH=2,RE=1,SOR=1 */ |
| 209 | #define CONFIG_SYS_EBC_PB3CR 0xEF118000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=8bit */ |
Stefan Roese | a34997d | 2005-09-22 09:16:57 +0200 | [diff] [blame] | 210 | |
| 211 | /*----------------------------------------------------------------------- |
| 212 | * Definitions for initial stack pointer and data area (in data cache) |
| 213 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 214 | #define CONFIG_SYS_INIT_DCACHE_CS 7 /* use cs # 7 for data cache memory */ |
Stefan Roese | a34997d | 2005-09-22 09:16:57 +0200 | [diff] [blame] | 215 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 216 | #define CONFIG_SYS_INIT_RAM_ADDR 0x40000000 /* use data cache */ |
Wolfgang Denk | 1c2e98e | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 217 | #define CONFIG_SYS_INIT_RAM_SIZE 0x2000 /* Size of used area in RAM */ |
Wolfgang Denk | 0191e47 | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 218 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 219 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
Stefan Roese | a34997d | 2005-09-22 09:16:57 +0200 | [diff] [blame] | 220 | |
| 221 | /*----------------------------------------------------------------------- |
| 222 | * GPIO definitions |
| 223 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 224 | #define CONFIG_SYS_EEPROM_WP (0x80000000 >> 13) /* GPIO13 */ |
| 225 | #define CONFIG_SYS_SELF_RST (0x80000000 >> 14) /* GPIO14 */ |
| 226 | #define CONFIG_SYS_PB_LED (0x80000000 >> 16) /* GPIO16 */ |
| 227 | #define CONFIG_SYS_INTA_FAKE (0x80000000 >> 23) /* GPIO23 */ |
Stefan Roese | a34997d | 2005-09-22 09:16:57 +0200 | [diff] [blame] | 228 | |
Stefan Roese | a34997d | 2005-09-22 09:16:57 +0200 | [diff] [blame] | 229 | #endif /* __CONFIG_H */ |