blob: 8730cdfc4e669e1a3d2a6e93fe488f9bc58d192e [file] [log] [blame]
Kumar Galaa3b76c52008-01-16 09:11:53 -06001/*
2 * Copyright 2008 Freescale Semiconductor, Inc.
3 *
4 * (C) Copyright 2000
5 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
6 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
26#include <common.h>
27#include <asm/fsl_law.h>
28#include <asm/mmu.h>
29
30/*
31 * LAW(Local Access Window) configuration:
32 *
33 * 0x0000_0000 0x7fff_ffff DDR 2G
34 * 0x8000_0000 0x9fff_ffff PCI1 MEM 512M
35 * 0xa000_0000 0xbfff_ffff PCI2 MEM 512M
36 * 0xe000_0000 0xe000_ffff CCSR 1M
37 * 0xe200_0000 0xe2ff_ffff PCI1 IO 16M
38 * 0xe300_0000 0xe3ff_ffff PCI2 IO 16M
39 * 0xf000_0000 0xfaff_ffff Local bus 128M
40 * 0xfb00_0000 0xfb00_ffff Config Latch 64K
41 * 0xfc00_0000 0xffff_ffff FLASH (boot bank) 64M
42 *
43 * Notes:
44 * CCSRBAR and L2-as-SRAM don't need a configured Local Access Window.
45 * If flash is 8M at default position (last 8M), no LAW needed.
46 */
47
48struct law_entry law_table[] = {
49#ifndef CONFIG_SPD_EEPROM
Kumar Gala994fdba2008-06-11 00:51:45 -050050 SET_LAW(CFG_DDR_SDRAM_BASE, LAW_SIZE_128M, LAW_TRGT_IF_DDR),
Kumar Galaa3b76c52008-01-16 09:11:53 -060051#endif
Kumar Gala994fdba2008-06-11 00:51:45 -050052 SET_LAW(CFG_PCI1_MEM_PHYS, LAW_SIZE_512M, LAW_TRGT_IF_PCI_1),
53 SET_LAW(CFG_PCI2_MEM_PHYS, LAW_SIZE_512M, LAW_TRGT_IF_PCI_2),
54 SET_LAW(CFG_PCI1_IO_PHYS, LAW_SIZE_16M, LAW_TRGT_IF_PCI_1),
55 SET_LAW(CFG_PCI2_IO_PHYS, LAW_SIZE_16M, LAW_TRGT_IF_PCI_2),
Kumar Galaa3b76c52008-01-16 09:11:53 -060056 /* Map the whole localbus, including flash and reset latch. */
Kumar Gala994fdba2008-06-11 00:51:45 -050057 SET_LAW(CFG_LBC_OPTION_BASE, LAWAR_SIZE_256M, LAW_TRGT_IF_LBC),
Kumar Galaa3b76c52008-01-16 09:11:53 -060058};
59
60int num_law_entries = ARRAY_SIZE(law_table);