blob: 41c1a86743a088d858c04c4947e61d4117180363 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
York Sun03017032015-03-20 19:28:23 -07002/*
Yangbo Lubb32e682021-06-03 10:51:19 +08003 * Copyright 2017, 2019-2021 NXP
York Sun03017032015-03-20 19:28:23 -07004 * Copyright 2015 Freescale Semiconductor
York Sun03017032015-03-20 19:28:23 -07005 */
6
7#ifndef __LS2_QDS_H
8#define __LS2_QDS_H
9
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +053010#include "ls2080a_common.h"
York Sun03017032015-03-20 19:28:23 -070011
York Sun03017032015-03-20 19:28:23 -070012#ifndef __ASSEMBLY__
13unsigned long get_board_sys_clk(void);
14unsigned long get_board_ddr_clk(void);
15#endif
16
Yuan Yao5a89cce2016-06-08 18:24:54 +080017#ifdef CONFIG_FSL_QSPI
Yuan Yao5a89cce2016-06-08 18:24:54 +080018#define CONFIG_QIXIS_I2C_ACCESS
Igor Opaniukf7c91762021-02-09 13:52:45 +020019#if !CONFIG_IS_ENABLED(DM_I2C)
Yuan Yao5a89cce2016-06-08 18:24:54 +080020#define CONFIG_SYS_I2C_EARLY_INIT
Chuanhua Han1ab68c72019-07-26 19:24:01 +080021#endif
Yuan Yao5a89cce2016-06-08 18:24:54 +080022#define CONFIG_SYS_I2C_IFDR_DIV 0x7e
23#endif
24
25#define CONFIG_SYS_I2C_FPGA_ADDR 0x66
York Sun03017032015-03-20 19:28:23 -070026#define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
27#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
28#define COUNTER_FREQUENCY_REAL (CONFIG_SYS_CLK_FREQ/4)
29
30#define CONFIG_DDR_SPD
31#define CONFIG_DDR_ECC
32#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
33#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
34#define SPD_EEPROM_ADDRESS1 0x51
35#define SPD_EEPROM_ADDRESS2 0x52
36#define SPD_EEPROM_ADDRESS3 0x53
37#define SPD_EEPROM_ADDRESS4 0x54
38#define SPD_EEPROM_ADDRESS5 0x55
39#define SPD_EEPROM_ADDRESS6 0x56 /* dummy address */
40#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
41#define CONFIG_SYS_SPD_BUS_NUM 0 /* SPD on I2C bus 0 */
42#define CONFIG_DIMM_SLOTS_PER_CTLR 2
43#define CONFIG_CHIP_SELECTS_PER_CTRL 4
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +053044#ifdef CONFIG_SYS_FSL_HAS_DP_DDR
York Sun03017032015-03-20 19:28:23 -070045#define CONFIG_DP_DDR_DIMM_SLOTS_PER_CTLR 1
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +053046#endif
York Sun03017032015-03-20 19:28:23 -070047
Tang Yuantian57894be2015-12-09 15:32:18 +080048/* SATA */
Tang Yuantian57894be2015-12-09 15:32:18 +080049#define CONFIG_SCSI_AHCI_PLAT
Tang Yuantian57894be2015-12-09 15:32:18 +080050
51#define CONFIG_SYS_SATA1 AHCI_BASE_ADDR1
52#define CONFIG_SYS_SATA2 AHCI_BASE_ADDR2
53
54#define CONFIG_SYS_SCSI_MAX_SCSI_ID 1
55#define CONFIG_SYS_SCSI_MAX_LUN 1
56#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
57 CONFIG_SYS_SCSI_MAX_LUN)
58
York Sun03017032015-03-20 19:28:23 -070059#define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
60#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
61#define CONFIG_SYS_NOR_AMASK_EARLY IFC_AMASK(64*1024*1024)
62
63#define CONFIG_SYS_NOR0_CSPR \
64 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
65 CSPR_PORT_SIZE_16 | \
66 CSPR_MSEL_NOR | \
67 CSPR_V)
68#define CONFIG_SYS_NOR0_CSPR_EARLY \
69 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_EARLY) | \
70 CSPR_PORT_SIZE_16 | \
71 CSPR_MSEL_NOR | \
72 CSPR_V)
73#define CONFIG_SYS_NOR1_CSPR \
74 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH1_BASE_PHYS) | \
75 CSPR_PORT_SIZE_16 | \
76 CSPR_MSEL_NOR | \
77 CSPR_V)
78#define CONFIG_SYS_NOR1_CSPR_EARLY \
79 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH1_BASE_PHYS_EARLY) | \
80 CSPR_PORT_SIZE_16 | \
81 CSPR_MSEL_NOR | \
82 CSPR_V)
83#define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(12)
84#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
85 FTIM0_NOR_TEADC(0x5) | \
86 FTIM0_NOR_TEAHC(0x5))
87#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
88 FTIM1_NOR_TRAD_NOR(0x1a) |\
89 FTIM1_NOR_TSEQRAD_NOR(0x13))
90#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
91 FTIM2_NOR_TCH(0x4) | \
92 FTIM2_NOR_TWPH(0x0E) | \
93 FTIM2_NOR_TWP(0x1c))
94#define CONFIG_SYS_NOR_FTIM3 0x04000000
95#define CONFIG_SYS_IFC_CCR 0x01000000
96
Masahiro Yamada8cea9b52017-02-11 22:43:54 +090097#ifdef CONFIG_MTD_NOR_FLASH
York Sun03017032015-03-20 19:28:23 -070098#define CONFIG_SYS_FLASH_QUIET_TEST
99#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
100
101#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
102#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
103#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
104#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
105
106#define CONFIG_SYS_FLASH_EMPTY_INFO
107#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE,\
108 CONFIG_SYS_FLASH_BASE + 0x40000000}
109#endif
110
111#define CONFIG_NAND_FSL_IFC
112#define CONFIG_SYS_NAND_MAX_ECCPOS 256
113#define CONFIG_SYS_NAND_MAX_OOBFREE 2
114
York Sun03017032015-03-20 19:28:23 -0700115#define CONFIG_SYS_NAND_CSPR_EXT (0x0)
116#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
117 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
118 | CSPR_MSEL_NAND /* MSEL = NAND */ \
119 | CSPR_V)
120#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64 * 1024)
121
122#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
123 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
124 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
125 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
126 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
127 | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
128 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
129
130#define CONFIG_SYS_NAND_ONFI_DETECTION
131
132/* ONFI NAND Flash mode0 Timing Params */
133#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
134 FTIM0_NAND_TWP(0x18) | \
135 FTIM0_NAND_TWCHT(0x07) | \
136 FTIM0_NAND_TWH(0x0a))
137#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
138 FTIM1_NAND_TWBE(0x39) | \
139 FTIM1_NAND_TRR(0x0e) | \
140 FTIM1_NAND_TRP(0x18))
141#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
142 FTIM2_NAND_TREH(0x0a) | \
143 FTIM2_NAND_TWHRE(0x1e))
144#define CONFIG_SYS_NAND_FTIM3 0x0
145
146#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
147#define CONFIG_SYS_MAX_NAND_DEVICE 1
148#define CONFIG_MTD_NAND_VERIFY_WRITE
York Sun03017032015-03-20 19:28:23 -0700149
150#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
151
152#define CONFIG_FSL_QIXIS /* use common QIXIS code */
153#define QIXIS_LBMAP_SWITCH 0x06
154#define QIXIS_LBMAP_MASK 0x0f
155#define QIXIS_LBMAP_SHIFT 0
156#define QIXIS_LBMAP_DFLTBANK 0x00
157#define QIXIS_LBMAP_ALTBANK 0x04
Scott Wood8e728cd2015-03-24 13:25:02 -0700158#define QIXIS_LBMAP_NAND 0x09
Santan Kumar1afa9002017-05-05 15:42:29 +0530159#define QIXIS_LBMAP_SD 0x00
Yuan Yao331c87c2016-06-08 18:25:00 +0800160#define QIXIS_LBMAP_QSPI 0x0f
York Sun03017032015-03-20 19:28:23 -0700161#define QIXIS_RST_CTL_RESET 0x31
162#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
163#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
164#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
Scott Wood8e728cd2015-03-24 13:25:02 -0700165#define QIXIS_RCW_SRC_NAND 0x107
Santan Kumar1afa9002017-05-05 15:42:29 +0530166#define QIXIS_RCW_SRC_SD 0x40
Yuan Yao331c87c2016-06-08 18:25:00 +0800167#define QIXIS_RCW_SRC_QSPI 0x62
York Sun03017032015-03-20 19:28:23 -0700168#define QIXIS_RST_FORCE_MEM 0x01
169
170#define CONFIG_SYS_CSPR3_EXT (0x0)
171#define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \
172 | CSPR_PORT_SIZE_8 \
173 | CSPR_MSEL_GPCM \
174 | CSPR_V)
175#define CONFIG_SYS_CSPR3_FINAL (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
176 | CSPR_PORT_SIZE_8 \
177 | CSPR_MSEL_GPCM \
178 | CSPR_V)
179
180#define CONFIG_SYS_AMASK3 IFC_AMASK(64*1024)
181#define CONFIG_SYS_CSOR3 CSOR_GPCM_ADM_SHIFT(12)
182/* QIXIS Timing parameters for IFC CS3 */
183#define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
184 FTIM0_GPCM_TEADC(0x0e) | \
185 FTIM0_GPCM_TEAHC(0x0e))
186#define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
187 FTIM1_GPCM_TRAD(0x3f))
188#define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
189 FTIM2_GPCM_TCH(0xf) | \
190 FTIM2_GPCM_TWP(0x3E))
191#define CONFIG_SYS_CS3_FTIM3 0x0
192
Santan Kumar99136482017-05-05 15:42:28 +0530193#if defined(CONFIG_SPL)
194#if defined(CONFIG_NAND_BOOT)
Scott Wood8e728cd2015-03-24 13:25:02 -0700195#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
196#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR_EARLY
197#define CONFIG_SYS_CSPR1_FINAL CONFIG_SYS_NOR0_CSPR
198#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
199#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
200#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
201#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
202#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
203#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
204#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR0_CSPR_EXT
205#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR_EARLY
206#define CONFIG_SYS_CSPR2_FINAL CONFIG_SYS_NOR1_CSPR
207#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK_EARLY
208#define CONFIG_SYS_AMASK2_FINAL CONFIG_SYS_NOR_AMASK
209#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
210#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
211#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
212#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
213#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
214#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
215#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
216#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
217#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
218#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
219#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
220#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
221#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
222
Scott Wood8e728cd2015-03-24 13:25:02 -0700223#define CONFIG_SPL_PAD_TO 0x20000
224#define CONFIG_SYS_NAND_U_BOOT_OFFS (256 * 1024)
Yuan Yao5d555b92016-06-08 18:24:58 +0800225#define CONFIG_SYS_NAND_U_BOOT_SIZE (640 * 1024)
Santan Kumar99136482017-05-05 15:42:28 +0530226#endif
Scott Wood8e728cd2015-03-24 13:25:02 -0700227#else
York Sun03017032015-03-20 19:28:23 -0700228#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
229#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR_EARLY
230#define CONFIG_SYS_CSPR0_FINAL CONFIG_SYS_NOR0_CSPR
231#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
232#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
233#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
234#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
235#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
236#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
237#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
238#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR_EARLY
239#define CONFIG_SYS_CSPR1_FINAL CONFIG_SYS_NOR1_CSPR
240#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK_EARLY
241#define CONFIG_SYS_AMASK1_FINAL CONFIG_SYS_NOR_AMASK
242#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
243#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
244#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
245#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
246#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
247#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
248#define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
249#define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
250#define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
251#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
252#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
253#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
254#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
Yuan Yao331c87c2016-06-08 18:25:00 +0800255#endif
Scott Wood8e728cd2015-03-24 13:25:02 -0700256
York Sun03017032015-03-20 19:28:23 -0700257/* Debug Server firmware */
258#define CONFIG_SYS_DEBUG_SERVER_FW_IN_NOR
259#define CONFIG_SYS_DEBUG_SERVER_FW_ADDR 0x580D00000ULL
260
York Sun03017032015-03-20 19:28:23 -0700261#define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000
262
263/*
264 * I2C
265 */
266#define I2C_MUX_PCA_ADDR 0x77
267#define I2C_MUX_PCA_ADDR_PRI 0x77 /* Primary Mux*/
268
269/* I2C bus multiplexer */
270#define I2C_MUX_CH_DEFAULT 0x8
271
Haikun Wang9547c5d2015-07-03 16:51:34 +0800272/* SPI */
Yuan Yao6fc42b02016-06-08 18:24:55 +0800273#ifdef CONFIG_FSL_DSPI
274#define CONFIG_SPI_FLASH_STMICRO
275#define CONFIG_SPI_FLASH_SST
276#define CONFIG_SPI_FLASH_EON
277#endif
278
279#ifdef CONFIG_FSL_QSPI
280#define CONFIG_SPI_FLASH_SPANSION
Yuan Yao6fc42b02016-06-08 18:24:55 +0800281#endif
Yuan Yao86f42d72016-06-08 18:24:57 +0800282/*
283 * Verify QSPI when boot from NAND, QIXIS brdcfg9 need configure.
284 * If boot from on-board NAND, ISO1 = 1, ISO2 = 0, IBOOT = 0
285 * If boot from IFCCard NAND, ISO1 = 0, ISO2 = 0, IBOOT = 1
286 */
287#define FSL_QIXIS_BRDCFG9_QSPI 0x1
Yuan Yao6fc42b02016-06-08 18:24:55 +0800288
York Sun03017032015-03-20 19:28:23 -0700289/*
Yangbo Lud0e295d2015-03-20 19:28:31 -0700290 * MMC
291 */
292#ifdef CONFIG_MMC
293#define CONFIG_ESDHC_DETECT_QUIRK ((readb(QIXIS_BASE + QIXIS_STAT_PRES1) & \
294 QIXIS_SDID_MASK) != QIXIS_ESDHC_NO_ADAPTER)
295#endif
296
297/*
York Sun03017032015-03-20 19:28:23 -0700298 * RTC configuration
299 */
300#define RTC
301#define CONFIG_RTC_DS3231 1
Chuanhua Han1ab68c72019-07-26 19:24:01 +0800302#define CONFIG_RTC_ENABLE_32KHZ_OUTPUT
York Sun03017032015-03-20 19:28:23 -0700303#define CONFIG_SYS_I2C_RTC_ADDR 0x68
Chuanhua Han4f97aac2019-07-26 19:24:00 +0800304#define CONFIG_RTC_ENABLE_32KHZ_OUTPUT
York Sun03017032015-03-20 19:28:23 -0700305
306/* EEPROM */
307#define CONFIG_ID_EEPROM
York Sun03017032015-03-20 19:28:23 -0700308#define CONFIG_SYS_I2C_EEPROM_NXID
309#define CONFIG_SYS_EEPROM_BUS_NUM 0
310#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
311#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
312#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
313#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
314
York Sun03017032015-03-20 19:28:23 -0700315#define CONFIG_FSL_MEMAC
York Sun03017032015-03-20 19:28:23 -0700316
317#ifdef CONFIG_PCI
York Sun03017032015-03-20 19:28:23 -0700318#define CONFIG_PCI_SCAN_SHOW
York Sun03017032015-03-20 19:28:23 -0700319#endif
320
York Sun03017032015-03-20 19:28:23 -0700321/* Initial environment variables */
322#undef CONFIG_EXTRA_ENV_SETTINGS
Udit Agarwal22ec2382019-11-07 16:11:32 +0000323#ifdef CONFIG_NXP_ESBC
York Sun03017032015-03-20 19:28:23 -0700324#define CONFIG_EXTRA_ENV_SETTINGS \
325 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
326 "loadaddr=0x80100000\0" \
327 "kernel_addr=0x100000\0" \
328 "ramdisk_addr=0x800000\0" \
329 "ramdisk_size=0x2000000\0" \
330 "fdt_high=0xa0000000\0" \
331 "initrd_high=0xffffffffffffffff\0" \
Udit Agarwald11fed72017-05-02 17:43:57 +0530332 "kernel_start=0x581000000\0" \
York Sun03017032015-03-20 19:28:23 -0700333 "kernel_load=0xa0000000\0" \
Prabhakar Kushwahaae193f92016-02-03 17:03:51 +0530334 "kernel_size=0x2800000\0" \
Santan Kumar0a946f42017-02-06 14:18:12 +0530335 "mcmemsize=0x40000000\0" \
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000336 "mcinitcmd=esbc_validate 0x580640000;" \
337 "esbc_validate 0x580680000;" \
Udit Agarwald11fed72017-05-02 17:43:57 +0530338 "fsl_mc start mc 0x580a00000" \
339 " 0x580e00000 \0"
Rajesh Bhagatfb0c2f32018-12-27 04:38:01 +0000340#else
341#ifdef CONFIG_TFABOOT
342#define SD_MC_INIT_CMD \
Wasim Khan2260b3e2019-06-10 10:17:27 +0000343 "mmcinfo;mmc read 0x80a00000 0x5000 0x1200;" \
344 "mmc read 0x80e00000 0x7000 0x800;" \
345 "fsl_mc start mc 0x80a00000 0x80e00000\0"
Rajesh Bhagatfb0c2f32018-12-27 04:38:01 +0000346#define IFC_MC_INIT_CMD \
347 "fsl_mc start mc 0x580a00000" \
348 " 0x580e00000 \0"
349#define CONFIG_EXTRA_ENV_SETTINGS \
350 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
351 "loadaddr=0x80100000\0" \
352 "loadaddr_sd=0x90100000\0" \
Wasim Khanfcfe0af2019-06-10 10:17:25 +0000353 "kernel_addr=0x581000000\0" \
354 "kernel_addr_sd=0x8000\0" \
Rajesh Bhagatfb0c2f32018-12-27 04:38:01 +0000355 "ramdisk_addr=0x800000\0" \
356 "ramdisk_size=0x2000000\0" \
357 "fdt_high=0xa0000000\0" \
358 "initrd_high=0xffffffffffffffff\0" \
359 "kernel_start=0x581000000\0" \
360 "kernel_start_sd=0x8000\0" \
361 "kernel_load=0xa0000000\0" \
362 "kernel_size=0x2800000\0" \
363 "kernel_size_sd=0x14000\0" \
Wasim Khanfcfe0af2019-06-10 10:17:25 +0000364 "load_addr=0xa0000000\0" \
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000365 "kernelheader_addr=0x580600000\0" \
Wasim Khanfcfe0af2019-06-10 10:17:25 +0000366 "kernelheader_addr_r=0x80200000\0" \
367 "kernelheader_size=0x40000\0" \
368 "BOARD=ls2088aqds\0" \
369 "mcmemsize=0x70000000 \0" \
Biwen Li35c82d62020-03-19 20:01:07 +0800370 "scriptaddr=0x80000000\0" \
371 "scripthdraddr=0x80080000\0" \
Wasim Khanfcfe0af2019-06-10 10:17:25 +0000372 IFC_MC_INIT_CMD \
Biwen Li35c82d62020-03-19 20:01:07 +0800373 BOOTENV \
374 "boot_scripts=ls2088aqds_boot.scr\0" \
375 "boot_script_hdr=hdr_ls2088aqds_bs.out\0" \
376 "scan_dev_for_boot_part=" \
377 "part list ${devtype} ${devnum} devplist; " \
378 "env exists devplist || setenv devplist 1; " \
379 "for distro_bootpart in ${devplist}; do " \
380 "if fstype ${devtype} " \
381 "${devnum}:${distro_bootpart} " \
382 "bootfstype; then " \
383 "run scan_dev_for_boot; " \
384 "fi; " \
385 "done\0" \
386 "boot_a_script=" \
387 "load ${devtype} ${devnum}:${distro_bootpart} " \
388 "${scriptaddr} ${prefix}${script}; " \
389 "env exists secureboot && load ${devtype} " \
390 "${devnum}:${distro_bootpart} " \
391 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
392 "&& esbc_validate ${scripthdraddr};" \
393 "source ${scriptaddr}\0" \
Wasim Khanfcfe0af2019-06-10 10:17:25 +0000394 "nor_bootcmd=echo Trying load from nor..;" \
395 "cp.b $kernel_addr $load_addr " \
396 "$kernel_size ; env exists secureboot && " \
397 "cp.b $kernelheader_addr $kernelheader_addr_r " \
398 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
399 "bootm $load_addr#$BOARD\0" \
400 "sd_bootcmd=echo Trying load from SD ..;" \
401 "mmcinfo; mmc read $load_addr " \
402 "$kernel_addr_sd $kernel_size_sd && " \
403 "bootm $load_addr#$BOARD\0"
Santan Kumar1afa9002017-05-05 15:42:29 +0530404#elif defined(CONFIG_SD_BOOT)
405#define CONFIG_EXTRA_ENV_SETTINGS \
406 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
407 "loadaddr=0x90100000\0" \
408 "kernel_addr=0x800\0" \
409 "ramdisk_addr=0x800000\0" \
410 "ramdisk_size=0x2000000\0" \
411 "fdt_high=0xa0000000\0" \
412 "initrd_high=0xffffffffffffffff\0" \
413 "kernel_start=0x8000\0" \
414 "kernel_load=0xa0000000\0" \
415 "kernel_size=0x14000\0" \
416 "mcinitcmd=mmcinfo;mmc read 0x80000000 0x5000 0x800;" \
417 "mmc read 0x80100000 0x7000 0x800;" \
418 "fsl_mc start mc 0x80000000 0x80100000\0" \
419 "mcmemsize=0x70000000 \0"
Udit Agarwal18583432017-01-06 15:58:57 +0530420#else
421#define CONFIG_EXTRA_ENV_SETTINGS \
422 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
423 "loadaddr=0x80100000\0" \
424 "kernel_addr=0x100000\0" \
425 "ramdisk_addr=0x800000\0" \
426 "ramdisk_size=0x2000000\0" \
427 "fdt_high=0xa0000000\0" \
428 "initrd_high=0xffffffffffffffff\0" \
Santan Kumar0f0173d2017-04-28 12:47:24 +0530429 "kernel_start=0x581000000\0" \
Udit Agarwal18583432017-01-06 15:58:57 +0530430 "kernel_load=0xa0000000\0" \
431 "kernel_size=0x2800000\0" \
Santan Kumar0a946f42017-02-06 14:18:12 +0530432 "mcmemsize=0x40000000\0" \
Santan Kumar0f0173d2017-04-28 12:47:24 +0530433 "mcinitcmd=fsl_mc start mc 0x580a00000" \
434 " 0x580e00000 \0"
Rajesh Bhagatfb0c2f32018-12-27 04:38:01 +0000435#endif /* CONFIG_TFABOOT */
Udit Agarwal22ec2382019-11-07 16:11:32 +0000436#endif /* CONFIG_NXP_ESBC */
Udit Agarwal18583432017-01-06 15:58:57 +0530437
Wasim Khanfcfe0af2019-06-10 10:17:25 +0000438#ifdef CONFIG_TFABOOT
Biwen Li35c82d62020-03-19 20:01:07 +0800439#define BOOT_TARGET_DEVICES(func) \
440 func(USB, usb, 0) \
441 func(MMC, mmc, 0) \
442 func(SCSI, scsi, 0) \
443 func(DHCP, dhcp, na)
444#include <config_distro_bootcmd.h>
445
Wasim Khanfcfe0af2019-06-10 10:17:25 +0000446#define SD_BOOTCOMMAND \
447 "env exists mcinitcmd && env exists secureboot "\
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000448 "&& mmcinfo && mmc read $load_addr 0x3600 0x800 " \
Wasim Khanfcfe0af2019-06-10 10:17:25 +0000449 "&& esbc_validate $load_addr; " \
450 "env exists mcinitcmd && run mcinitcmd " \
Wasim Khan2260b3e2019-06-10 10:17:27 +0000451 "&& mmc read 0x80d00000 0x6800 0x800 " \
452 "&& fsl_mc lazyapply dpl 0x80d00000; " \
Biwen Li35c82d62020-03-19 20:01:07 +0800453 "run distro_bootcmd;run sd_bootcmd; " \
Wasim Khanfcfe0af2019-06-10 10:17:25 +0000454 "env exists secureboot && esbc_halt;"
455
456#define IFC_NOR_BOOTCOMMAND \
457 "env exists mcinitcmd && env exists secureboot "\
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000458 "&& esbc_validate 0x5806C0000; env exists mcinitcmd "\
Wasim Khanfcfe0af2019-06-10 10:17:25 +0000459 "&& fsl_mc lazyapply dpl 0x580d00000;" \
Biwen Li35c82d62020-03-19 20:01:07 +0800460 "run distro_bootcmd;run nor_bootcmd; " \
Wasim Khanfcfe0af2019-06-10 10:17:25 +0000461 "env exists secureboot && esbc_halt;"
462#endif
463
Santan Kumar1afa9002017-05-05 15:42:29 +0530464#if defined(CONFIG_FSL_MC_ENET) && !defined(CONFIG_SPL_BUILD)
Prabhakar Kushwahac158fad2015-03-20 19:28:26 -0700465#define CONFIG_FSL_MEMAC
Prabhakar Kushwahac158fad2015-03-20 19:28:26 -0700466#define SGMII_CARD_PORT1_PHY_ADDR 0x1C
467#define SGMII_CARD_PORT2_PHY_ADDR 0x1d
468#define SGMII_CARD_PORT3_PHY_ADDR 0x1E
469#define SGMII_CARD_PORT4_PHY_ADDR 0x1F
470
Prabhakar Kushwaha35f93f62015-08-07 18:01:51 +0530471#define XQSGMII_CARD_PHY1_PORT0_ADDR 0x0
472#define XQSGMII_CARD_PHY1_PORT1_ADDR 0x1
473#define XQSGMII_CARD_PHY1_PORT2_ADDR 0x2
474#define XQSGMII_CARD_PHY1_PORT3_ADDR 0x3
475#define XQSGMII_CARD_PHY2_PORT0_ADDR 0x4
476#define XQSGMII_CARD_PHY2_PORT1_ADDR 0x5
477#define XQSGMII_CARD_PHY2_PORT2_ADDR 0x6
478#define XQSGMII_CARD_PHY2_PORT3_ADDR 0x7
479#define XQSGMII_CARD_PHY3_PORT0_ADDR 0x8
480#define XQSGMII_CARD_PHY3_PORT1_ADDR 0x9
481#define XQSGMII_CARD_PHY3_PORT2_ADDR 0xa
482#define XQSGMII_CARD_PHY3_PORT3_ADDR 0xb
483#define XQSGMII_CARD_PHY4_PORT0_ADDR 0xc
484#define XQSGMII_CARD_PHY4_PORT1_ADDR 0xd
485#define XQSGMII_CARD_PHY4_PORT2_ADDR 0xe
486#define XQSGMII_CARD_PHY4_PORT3_ADDR 0xf
487
Prabhakar Kushwaha0a95f8f2016-04-19 08:53:42 +0530488#define CONFIG_ETHPRIME "DPMAC1@xgmii"
Prabhakar Kushwahac158fad2015-03-20 19:28:26 -0700489
490#endif
491
Saksham Jainc0c38d22016-03-23 16:24:35 +0530492#include <asm/fsl_secure_boot.h>
493
York Sun03017032015-03-20 19:28:23 -0700494#endif /* __LS2_QDS_H */