blob: 40cc9f1090ef8b89b542d5f6aa2a63444c21c2a1 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Simon Glassb94dc892015-03-05 12:25:25 -07002/*
3 * Copyright (c) 2014 Google, Inc
4 * Written by Simon Glass <sjg@chromium.org>
Simon Glassb94dc892015-03-05 12:25:25 -07005 */
6
7#include <common.h>
8#include <dm.h>
9#include <errno.h>
Simon Glass97589732020-05-10 11:40:02 -060010#include <init.h>
Simon Glass0f2af882020-05-10 11:40:05 -060011#include <log.h>
Simon Glass9bc15642020-02-03 07:36:16 -070012#include <malloc.h>
Simon Glassb94dc892015-03-05 12:25:25 -070013#include <pci.h>
Simon Glassc5f053b2015-11-29 13:18:03 -070014#include <asm/io.h>
Simon Glassb94dc892015-03-05 12:25:25 -070015#include <dm/device-internal.h>
Simon Glass89d83232017-05-18 20:09:51 -060016#include <dm/lists.h>
Bin Mengc0820a42015-08-20 06:40:23 -070017#if defined(CONFIG_X86) && defined(CONFIG_HAVE_FSP)
Simon Glassef8a2dd2019-08-24 14:19:05 -060018#include <asm/fsp/fsp_support.h>
Bin Mengc0820a42015-08-20 06:40:23 -070019#endif
Simon Glassdbd79542020-05-10 11:40:11 -060020#include <linux/delay.h>
Simon Glass37a3f94b2015-11-29 13:17:49 -070021#include "pci_internal.h"
Simon Glassb94dc892015-03-05 12:25:25 -070022
23DECLARE_GLOBAL_DATA_PTR;
24
Simon Glass2e4e4432016-01-18 20:19:14 -070025int pci_get_bus(int busnum, struct udevice **busp)
Simon Glass7d07e592015-08-31 18:55:35 -060026{
27 int ret;
28
29 ret = uclass_get_device_by_seq(UCLASS_PCI, busnum, busp);
30
31 /* Since buses may not be numbered yet try a little harder with bus 0 */
32 if (ret == -ENODEV) {
Simon Glassc7298e72016-02-11 13:23:26 -070033 ret = uclass_first_device_err(UCLASS_PCI, busp);
Simon Glass7d07e592015-08-31 18:55:35 -060034 if (ret)
35 return ret;
Simon Glass7d07e592015-08-31 18:55:35 -060036 ret = uclass_get_device_by_seq(UCLASS_PCI, busnum, busp);
37 }
38
39 return ret;
40}
41
Simon Glass6256d672015-11-19 20:27:00 -070042struct udevice *pci_get_controller(struct udevice *dev)
43{
44 while (device_is_on_pci_bus(dev))
45 dev = dev->parent;
46
47 return dev;
48}
49
Simon Glassc92aac12020-01-27 08:49:38 -070050pci_dev_t dm_pci_get_bdf(const struct udevice *dev)
Simon Glassc9118d42015-07-06 16:47:46 -060051{
52 struct pci_child_platdata *pplat = dev_get_parent_platdata(dev);
53 struct udevice *bus = dev->parent;
54
Simon Glass1c6449c2019-12-29 21:19:14 -070055 /*
56 * This error indicates that @dev is a device on an unprobed PCI bus.
57 * The bus likely has bus=seq == -1, so the PCI_ADD_BUS() macro below
58 * will produce a bad BDF>
59 *
60 * A common cause of this problem is that this function is called in the
61 * ofdata_to_platdata() method of @dev. Accessing the PCI bus in that
62 * method is not allowed, since it has not yet been probed. To fix this,
63 * move that access to the probe() method of @dev instead.
64 */
65 if (!device_active(bus))
66 log_err("PCI: Device '%s' on unprobed bus '%s'\n", dev->name,
67 bus->name);
Simon Glassc9118d42015-07-06 16:47:46 -060068 return PCI_ADD_BUS(bus->seq, pplat->devfn);
69}
70
Simon Glassb94dc892015-03-05 12:25:25 -070071/**
72 * pci_get_bus_max() - returns the bus number of the last active bus
73 *
74 * @return last bus number, or -1 if no active buses
75 */
76static int pci_get_bus_max(void)
77{
78 struct udevice *bus;
79 struct uclass *uc;
80 int ret = -1;
81
82 ret = uclass_get(UCLASS_PCI, &uc);
83 uclass_foreach_dev(bus, uc) {
84 if (bus->seq > ret)
85 ret = bus->seq;
86 }
87
88 debug("%s: ret=%d\n", __func__, ret);
89
90 return ret;
91}
92
93int pci_last_busno(void)
94{
Bin Meng5bc3f8a2015-10-01 00:36:01 -070095 return pci_get_bus_max();
Simon Glassb94dc892015-03-05 12:25:25 -070096}
97
98int pci_get_ff(enum pci_size_t size)
99{
100 switch (size) {
101 case PCI_SIZE_8:
102 return 0xff;
103 case PCI_SIZE_16:
104 return 0xffff;
105 default:
106 return 0xffffffff;
107 }
108}
109
Marek Vasutb4535792018-10-10 21:27:06 +0200110static void pci_dev_find_ofnode(struct udevice *bus, phys_addr_t bdf,
111 ofnode *rnode)
112{
113 struct fdt_pci_addr addr;
114 ofnode node;
115 int ret;
116
117 dev_for_each_subnode(node, bus) {
118 ret = ofnode_read_pci_addr(node, FDT_PCI_SPACE_CONFIG, "reg",
119 &addr);
120 if (ret)
121 continue;
122
123 if (PCI_MASK_BUS(addr.phys_hi) != PCI_MASK_BUS(bdf))
124 continue;
125
126 *rnode = node;
127 break;
128 }
129};
130
Simon Glass2a311e82020-01-27 08:49:37 -0700131int pci_bus_find_devfn(const struct udevice *bus, pci_dev_t find_devfn,
Simon Glassb94dc892015-03-05 12:25:25 -0700132 struct udevice **devp)
133{
134 struct udevice *dev;
135
136 for (device_find_first_child(bus, &dev);
137 dev;
138 device_find_next_child(&dev)) {
139 struct pci_child_platdata *pplat;
140
141 pplat = dev_get_parent_platdata(dev);
142 if (pplat && pplat->devfn == find_devfn) {
143 *devp = dev;
144 return 0;
145 }
146 }
147
148 return -ENODEV;
149}
150
Simon Glass84283d52015-11-29 13:17:48 -0700151int dm_pci_bus_find_bdf(pci_dev_t bdf, struct udevice **devp)
Simon Glassb94dc892015-03-05 12:25:25 -0700152{
153 struct udevice *bus;
154 int ret;
155
Simon Glass7d07e592015-08-31 18:55:35 -0600156 ret = pci_get_bus(PCI_BUS(bdf), &bus);
Simon Glassb94dc892015-03-05 12:25:25 -0700157 if (ret)
158 return ret;
159 return pci_bus_find_devfn(bus, PCI_MASK_BUS(bdf), devp);
160}
161
162static int pci_device_matches_ids(struct udevice *dev,
163 struct pci_device_id *ids)
164{
165 struct pci_child_platdata *pplat;
166 int i;
167
168 pplat = dev_get_parent_platdata(dev);
169 if (!pplat)
170 return -EINVAL;
171 for (i = 0; ids[i].vendor != 0; i++) {
172 if (pplat->vendor == ids[i].vendor &&
173 pplat->device == ids[i].device)
174 return i;
175 }
176
177 return -EINVAL;
178}
179
180int pci_bus_find_devices(struct udevice *bus, struct pci_device_id *ids,
181 int *indexp, struct udevice **devp)
182{
183 struct udevice *dev;
184
185 /* Scan all devices on this bus */
186 for (device_find_first_child(bus, &dev);
187 dev;
188 device_find_next_child(&dev)) {
189 if (pci_device_matches_ids(dev, ids) >= 0) {
190 if ((*indexp)-- <= 0) {
191 *devp = dev;
192 return 0;
193 }
194 }
195 }
196
197 return -ENODEV;
198}
199
200int pci_find_device_id(struct pci_device_id *ids, int index,
201 struct udevice **devp)
202{
203 struct udevice *bus;
204
205 /* Scan all known buses */
206 for (uclass_first_device(UCLASS_PCI, &bus);
207 bus;
208 uclass_next_device(&bus)) {
209 if (!pci_bus_find_devices(bus, ids, &index, devp))
210 return 0;
211 }
212 *devp = NULL;
213
214 return -ENODEV;
215}
216
Simon Glass70e0c582015-11-29 13:17:50 -0700217static int dm_pci_bus_find_device(struct udevice *bus, unsigned int vendor,
218 unsigned int device, int *indexp,
219 struct udevice **devp)
220{
221 struct pci_child_platdata *pplat;
222 struct udevice *dev;
223
224 for (device_find_first_child(bus, &dev);
225 dev;
226 device_find_next_child(&dev)) {
227 pplat = dev_get_parent_platdata(dev);
228 if (pplat->vendor == vendor && pplat->device == device) {
229 if (!(*indexp)--) {
230 *devp = dev;
231 return 0;
232 }
233 }
234 }
235
236 return -ENODEV;
237}
238
239int dm_pci_find_device(unsigned int vendor, unsigned int device, int index,
240 struct udevice **devp)
241{
242 struct udevice *bus;
243
244 /* Scan all known buses */
245 for (uclass_first_device(UCLASS_PCI, &bus);
246 bus;
247 uclass_next_device(&bus)) {
248 if (!dm_pci_bus_find_device(bus, vendor, device, &index, devp))
249 return device_probe(*devp);
250 }
251 *devp = NULL;
252
253 return -ENODEV;
254}
255
Simon Glassb639d512015-11-29 13:17:52 -0700256int dm_pci_find_class(uint find_class, int index, struct udevice **devp)
257{
258 struct udevice *dev;
259
260 /* Scan all known buses */
261 for (pci_find_first_device(&dev);
262 dev;
263 pci_find_next_device(&dev)) {
264 struct pci_child_platdata *pplat = dev_get_parent_platdata(dev);
265
266 if (pplat->class == find_class && !index--) {
267 *devp = dev;
268 return device_probe(*devp);
269 }
270 }
271 *devp = NULL;
272
273 return -ENODEV;
274}
275
Simon Glassb94dc892015-03-05 12:25:25 -0700276int pci_bus_write_config(struct udevice *bus, pci_dev_t bdf, int offset,
277 unsigned long value, enum pci_size_t size)
278{
279 struct dm_pci_ops *ops;
280
281 ops = pci_get_ops(bus);
282 if (!ops->write_config)
283 return -ENOSYS;
284 return ops->write_config(bus, bdf, offset, value, size);
285}
286
Simon Glass9cec2df2016-03-06 19:27:52 -0700287int pci_bus_clrset_config32(struct udevice *bus, pci_dev_t bdf, int offset,
288 u32 clr, u32 set)
289{
290 ulong val;
291 int ret;
292
293 ret = pci_bus_read_config(bus, bdf, offset, &val, PCI_SIZE_32);
294 if (ret)
295 return ret;
296 val &= ~clr;
297 val |= set;
298
299 return pci_bus_write_config(bus, bdf, offset, val, PCI_SIZE_32);
300}
301
Simon Glassb94dc892015-03-05 12:25:25 -0700302int pci_write_config(pci_dev_t bdf, int offset, unsigned long value,
303 enum pci_size_t size)
304{
305 struct udevice *bus;
306 int ret;
307
Simon Glass7d07e592015-08-31 18:55:35 -0600308 ret = pci_get_bus(PCI_BUS(bdf), &bus);
Simon Glassb94dc892015-03-05 12:25:25 -0700309 if (ret)
310 return ret;
311
Bin Meng0a721522015-07-19 00:20:04 +0800312 return pci_bus_write_config(bus, bdf, offset, value, size);
Simon Glassb94dc892015-03-05 12:25:25 -0700313}
314
Simon Glass94ef2422015-08-10 07:05:03 -0600315int dm_pci_write_config(struct udevice *dev, int offset, unsigned long value,
316 enum pci_size_t size)
317{
318 struct udevice *bus;
319
Bin Meng05bedb12015-09-11 03:24:34 -0700320 for (bus = dev; device_is_on_pci_bus(bus);)
Simon Glass94ef2422015-08-10 07:05:03 -0600321 bus = bus->parent;
Simon Glasseaa14892015-11-29 13:17:47 -0700322 return pci_bus_write_config(bus, dm_pci_get_bdf(dev), offset, value,
323 size);
Simon Glass94ef2422015-08-10 07:05:03 -0600324}
325
Simon Glassb94dc892015-03-05 12:25:25 -0700326int pci_write_config32(pci_dev_t bdf, int offset, u32 value)
327{
328 return pci_write_config(bdf, offset, value, PCI_SIZE_32);
329}
330
331int pci_write_config16(pci_dev_t bdf, int offset, u16 value)
332{
333 return pci_write_config(bdf, offset, value, PCI_SIZE_16);
334}
335
336int pci_write_config8(pci_dev_t bdf, int offset, u8 value)
337{
338 return pci_write_config(bdf, offset, value, PCI_SIZE_8);
339}
340
Simon Glass94ef2422015-08-10 07:05:03 -0600341int dm_pci_write_config8(struct udevice *dev, int offset, u8 value)
342{
343 return dm_pci_write_config(dev, offset, value, PCI_SIZE_8);
344}
345
346int dm_pci_write_config16(struct udevice *dev, int offset, u16 value)
347{
348 return dm_pci_write_config(dev, offset, value, PCI_SIZE_16);
349}
350
351int dm_pci_write_config32(struct udevice *dev, int offset, u32 value)
352{
353 return dm_pci_write_config(dev, offset, value, PCI_SIZE_32);
354}
355
Simon Glassc92aac12020-01-27 08:49:38 -0700356int pci_bus_read_config(const struct udevice *bus, pci_dev_t bdf, int offset,
Simon Glassb94dc892015-03-05 12:25:25 -0700357 unsigned long *valuep, enum pci_size_t size)
358{
359 struct dm_pci_ops *ops;
360
361 ops = pci_get_ops(bus);
362 if (!ops->read_config)
363 return -ENOSYS;
364 return ops->read_config(bus, bdf, offset, valuep, size);
365}
366
367int pci_read_config(pci_dev_t bdf, int offset, unsigned long *valuep,
368 enum pci_size_t size)
369{
370 struct udevice *bus;
371 int ret;
372
Simon Glass7d07e592015-08-31 18:55:35 -0600373 ret = pci_get_bus(PCI_BUS(bdf), &bus);
Simon Glassb94dc892015-03-05 12:25:25 -0700374 if (ret)
375 return ret;
376
Bin Meng0a721522015-07-19 00:20:04 +0800377 return pci_bus_read_config(bus, bdf, offset, valuep, size);
Simon Glassb94dc892015-03-05 12:25:25 -0700378}
379
Simon Glassc92aac12020-01-27 08:49:38 -0700380int dm_pci_read_config(const struct udevice *dev, int offset,
381 unsigned long *valuep, enum pci_size_t size)
Simon Glass94ef2422015-08-10 07:05:03 -0600382{
Simon Glassc92aac12020-01-27 08:49:38 -0700383 const struct udevice *bus;
Simon Glass94ef2422015-08-10 07:05:03 -0600384
Bin Meng05bedb12015-09-11 03:24:34 -0700385 for (bus = dev; device_is_on_pci_bus(bus);)
Simon Glass94ef2422015-08-10 07:05:03 -0600386 bus = bus->parent;
Simon Glasseaa14892015-11-29 13:17:47 -0700387 return pci_bus_read_config(bus, dm_pci_get_bdf(dev), offset, valuep,
Simon Glass94ef2422015-08-10 07:05:03 -0600388 size);
389}
390
Simon Glassb94dc892015-03-05 12:25:25 -0700391int pci_read_config32(pci_dev_t bdf, int offset, u32 *valuep)
392{
393 unsigned long value;
394 int ret;
395
396 ret = pci_read_config(bdf, offset, &value, PCI_SIZE_32);
397 if (ret)
398 return ret;
399 *valuep = value;
400
401 return 0;
402}
403
404int pci_read_config16(pci_dev_t bdf, int offset, u16 *valuep)
405{
406 unsigned long value;
407 int ret;
408
409 ret = pci_read_config(bdf, offset, &value, PCI_SIZE_16);
410 if (ret)
411 return ret;
412 *valuep = value;
413
414 return 0;
415}
416
417int pci_read_config8(pci_dev_t bdf, int offset, u8 *valuep)
418{
419 unsigned long value;
420 int ret;
421
422 ret = pci_read_config(bdf, offset, &value, PCI_SIZE_8);
423 if (ret)
424 return ret;
425 *valuep = value;
426
427 return 0;
428}
429
Simon Glassc92aac12020-01-27 08:49:38 -0700430int dm_pci_read_config8(const struct udevice *dev, int offset, u8 *valuep)
Simon Glass94ef2422015-08-10 07:05:03 -0600431{
432 unsigned long value;
433 int ret;
434
435 ret = dm_pci_read_config(dev, offset, &value, PCI_SIZE_8);
436 if (ret)
437 return ret;
438 *valuep = value;
439
440 return 0;
441}
442
Simon Glassc92aac12020-01-27 08:49:38 -0700443int dm_pci_read_config16(const struct udevice *dev, int offset, u16 *valuep)
Simon Glass94ef2422015-08-10 07:05:03 -0600444{
445 unsigned long value;
446 int ret;
447
448 ret = dm_pci_read_config(dev, offset, &value, PCI_SIZE_16);
449 if (ret)
450 return ret;
451 *valuep = value;
452
453 return 0;
454}
455
Simon Glassc92aac12020-01-27 08:49:38 -0700456int dm_pci_read_config32(const struct udevice *dev, int offset, u32 *valuep)
Simon Glass94ef2422015-08-10 07:05:03 -0600457{
458 unsigned long value;
459 int ret;
460
461 ret = dm_pci_read_config(dev, offset, &value, PCI_SIZE_32);
462 if (ret)
463 return ret;
464 *valuep = value;
465
466 return 0;
467}
468
Simon Glass9cec2df2016-03-06 19:27:52 -0700469int dm_pci_clrset_config8(struct udevice *dev, int offset, u32 clr, u32 set)
470{
471 u8 val;
472 int ret;
473
474 ret = dm_pci_read_config8(dev, offset, &val);
475 if (ret)
476 return ret;
477 val &= ~clr;
478 val |= set;
479
480 return dm_pci_write_config8(dev, offset, val);
481}
482
483int dm_pci_clrset_config16(struct udevice *dev, int offset, u32 clr, u32 set)
484{
485 u16 val;
486 int ret;
487
488 ret = dm_pci_read_config16(dev, offset, &val);
489 if (ret)
490 return ret;
491 val &= ~clr;
492 val |= set;
493
494 return dm_pci_write_config16(dev, offset, val);
495}
496
497int dm_pci_clrset_config32(struct udevice *dev, int offset, u32 clr, u32 set)
498{
499 u32 val;
500 int ret;
501
502 ret = dm_pci_read_config32(dev, offset, &val);
503 if (ret)
504 return ret;
505 val &= ~clr;
506 val |= set;
507
508 return dm_pci_write_config32(dev, offset, val);
509}
510
Bin Menga0705782015-10-01 00:36:02 -0700511static void set_vga_bridge_bits(struct udevice *dev)
512{
513 struct udevice *parent = dev->parent;
514 u16 bc;
515
516 while (parent->seq != 0) {
517 dm_pci_read_config16(parent, PCI_BRIDGE_CONTROL, &bc);
518 bc |= PCI_BRIDGE_CTL_VGA;
519 dm_pci_write_config16(parent, PCI_BRIDGE_CONTROL, bc);
520 parent = parent->parent;
521 }
522}
523
Simon Glassb94dc892015-03-05 12:25:25 -0700524int pci_auto_config_devices(struct udevice *bus)
525{
526 struct pci_controller *hose = bus->uclass_priv;
Bin Menga0705782015-10-01 00:36:02 -0700527 struct pci_child_platdata *pplat;
Simon Glassb94dc892015-03-05 12:25:25 -0700528 unsigned int sub_bus;
529 struct udevice *dev;
530 int ret;
531
532 sub_bus = bus->seq;
533 debug("%s: start\n", __func__);
534 pciauto_config_init(hose);
535 for (ret = device_find_first_child(bus, &dev);
536 !ret && dev;
537 ret = device_find_next_child(&dev)) {
Simon Glassb94dc892015-03-05 12:25:25 -0700538 unsigned int max_bus;
Simon Glassb072d522015-09-08 17:52:47 -0600539 int ret;
Simon Glassb94dc892015-03-05 12:25:25 -0700540
Simon Glassb94dc892015-03-05 12:25:25 -0700541 debug("%s: device %s\n", __func__, dev->name);
Simon Glassf3005fb2020-04-08 16:57:26 -0600542 if (dev_read_bool(dev, "pci,no-autoconfig"))
543 continue;
Simon Glass37a3f94b2015-11-29 13:17:49 -0700544 ret = dm_pciauto_config_device(dev);
Simon Glassb072d522015-09-08 17:52:47 -0600545 if (ret < 0)
546 return ret;
547 max_bus = ret;
Simon Glassb94dc892015-03-05 12:25:25 -0700548 sub_bus = max(sub_bus, max_bus);
Bin Menga0705782015-10-01 00:36:02 -0700549
550 pplat = dev_get_parent_platdata(dev);
551 if (pplat->class == (PCI_CLASS_DISPLAY_VGA << 8))
552 set_vga_bridge_bits(dev);
Simon Glassb94dc892015-03-05 12:25:25 -0700553 }
554 debug("%s: done\n", __func__);
555
556 return sub_bus;
557}
558
Tuomas Tynkkynen8cce4cf2017-09-19 23:18:03 +0300559int pci_generic_mmap_write_config(
Simon Glass2a311e82020-01-27 08:49:37 -0700560 const struct udevice *bus,
561 int (*addr_f)(const struct udevice *bus, pci_dev_t bdf, uint offset,
562 void **addrp),
Tuomas Tynkkynen8cce4cf2017-09-19 23:18:03 +0300563 pci_dev_t bdf,
564 uint offset,
565 ulong value,
566 enum pci_size_t size)
567{
568 void *address;
569
570 if (addr_f(bus, bdf, offset, &address) < 0)
571 return 0;
572
573 switch (size) {
574 case PCI_SIZE_8:
575 writeb(value, address);
576 return 0;
577 case PCI_SIZE_16:
578 writew(value, address);
579 return 0;
580 case PCI_SIZE_32:
581 writel(value, address);
582 return 0;
583 default:
584 return -EINVAL;
585 }
586}
587
588int pci_generic_mmap_read_config(
Simon Glass2a311e82020-01-27 08:49:37 -0700589 const struct udevice *bus,
590 int (*addr_f)(const struct udevice *bus, pci_dev_t bdf, uint offset,
591 void **addrp),
Tuomas Tynkkynen8cce4cf2017-09-19 23:18:03 +0300592 pci_dev_t bdf,
593 uint offset,
594 ulong *valuep,
595 enum pci_size_t size)
596{
597 void *address;
598
599 if (addr_f(bus, bdf, offset, &address) < 0) {
600 *valuep = pci_get_ff(size);
601 return 0;
602 }
603
604 switch (size) {
605 case PCI_SIZE_8:
606 *valuep = readb(address);
607 return 0;
608 case PCI_SIZE_16:
609 *valuep = readw(address);
610 return 0;
611 case PCI_SIZE_32:
612 *valuep = readl(address);
613 return 0;
614 default:
615 return -EINVAL;
616 }
617}
618
Simon Glass37a3f94b2015-11-29 13:17:49 -0700619int dm_pci_hose_probe_bus(struct udevice *bus)
Simon Glassb94dc892015-03-05 12:25:25 -0700620{
Simon Glassb94dc892015-03-05 12:25:25 -0700621 int sub_bus;
622 int ret;
623
624 debug("%s\n", __func__);
Simon Glassb94dc892015-03-05 12:25:25 -0700625
626 sub_bus = pci_get_bus_max() + 1;
627 debug("%s: bus = %d/%s\n", __func__, sub_bus, bus->name);
Simon Glass37a3f94b2015-11-29 13:17:49 -0700628 dm_pciauto_prescan_setup_bridge(bus, sub_bus);
Simon Glassb94dc892015-03-05 12:25:25 -0700629
630 ret = device_probe(bus);
631 if (ret) {
Simon Glass3b02d842015-09-08 17:52:48 -0600632 debug("%s: Cannot probe bus %s: %d\n", __func__, bus->name,
Simon Glassb94dc892015-03-05 12:25:25 -0700633 ret);
634 return ret;
635 }
636 if (sub_bus != bus->seq) {
637 printf("%s: Internal error, bus '%s' got seq %d, expected %d\n",
638 __func__, bus->name, bus->seq, sub_bus);
639 return -EPIPE;
640 }
641 sub_bus = pci_get_bus_max();
Simon Glass37a3f94b2015-11-29 13:17:49 -0700642 dm_pciauto_postscan_setup_bridge(bus, sub_bus);
Simon Glassb94dc892015-03-05 12:25:25 -0700643
644 return sub_bus;
645}
646
Simon Glass318d71c2015-07-06 16:47:44 -0600647/**
648 * pci_match_one_device - Tell if a PCI device structure has a matching
649 * PCI device id structure
650 * @id: single PCI device id structure to match
Hou Zhiqiangd19d0612017-03-22 16:07:24 +0800651 * @find: the PCI device id structure to match against
Simon Glass318d71c2015-07-06 16:47:44 -0600652 *
Hou Zhiqiangd19d0612017-03-22 16:07:24 +0800653 * Returns true if the finding pci_device_id structure matched or false if
654 * there is no match.
Simon Glass318d71c2015-07-06 16:47:44 -0600655 */
656static bool pci_match_one_id(const struct pci_device_id *id,
657 const struct pci_device_id *find)
658{
659 if ((id->vendor == PCI_ANY_ID || id->vendor == find->vendor) &&
660 (id->device == PCI_ANY_ID || id->device == find->device) &&
661 (id->subvendor == PCI_ANY_ID || id->subvendor == find->subvendor) &&
662 (id->subdevice == PCI_ANY_ID || id->subdevice == find->subdevice) &&
663 !((id->class ^ find->class) & id->class_mask))
664 return true;
665
666 return false;
667}
668
669/**
670 * pci_find_and_bind_driver() - Find and bind the right PCI driver
671 *
672 * This only looks at certain fields in the descriptor.
Simon Glassc45abf12015-09-08 17:52:49 -0600673 *
674 * @parent: Parent bus
675 * @find_id: Specification of the driver to find
676 * @bdf: Bus/device/function addreess - see PCI_BDF()
677 * @devp: Returns a pointer to the device created
678 * @return 0 if OK, -EPERM if the device is not needed before relocation and
679 * therefore was not created, other -ve value on error
Simon Glass318d71c2015-07-06 16:47:44 -0600680 */
681static int pci_find_and_bind_driver(struct udevice *parent,
Simon Glassc45abf12015-09-08 17:52:49 -0600682 struct pci_device_id *find_id,
683 pci_dev_t bdf, struct udevice **devp)
Simon Glass318d71c2015-07-06 16:47:44 -0600684{
685 struct pci_driver_entry *start, *entry;
Marek Vasutb4535792018-10-10 21:27:06 +0200686 ofnode node = ofnode_null();
Simon Glass318d71c2015-07-06 16:47:44 -0600687 const char *drv;
688 int n_ents;
689 int ret;
690 char name[30], *str;
Bin Meng984c0dc2015-08-20 06:40:17 -0700691 bool bridge;
Simon Glass318d71c2015-07-06 16:47:44 -0600692
693 *devp = NULL;
694
695 debug("%s: Searching for driver: vendor=%x, device=%x\n", __func__,
696 find_id->vendor, find_id->device);
Marek Vasutb4535792018-10-10 21:27:06 +0200697
698 /* Determine optional OF node */
699 pci_dev_find_ofnode(parent, bdf, &node);
700
Michael Walle2e21f372019-12-01 17:45:18 +0100701 if (ofnode_valid(node) && !ofnode_is_available(node)) {
702 debug("%s: Ignoring disabled device\n", __func__);
703 return -EPERM;
704 }
705
Simon Glass318d71c2015-07-06 16:47:44 -0600706 start = ll_entry_start(struct pci_driver_entry, pci_driver_entry);
707 n_ents = ll_entry_count(struct pci_driver_entry, pci_driver_entry);
708 for (entry = start; entry != start + n_ents; entry++) {
709 const struct pci_device_id *id;
710 struct udevice *dev;
711 const struct driver *drv;
712
713 for (id = entry->match;
714 id->vendor || id->subvendor || id->class_mask;
715 id++) {
716 if (!pci_match_one_id(id, find_id))
717 continue;
718
719 drv = entry->driver;
Bin Meng984c0dc2015-08-20 06:40:17 -0700720
721 /*
722 * In the pre-relocation phase, we only bind devices
723 * whose driver has the DM_FLAG_PRE_RELOC set, to save
724 * precious memory space as on some platforms as that
725 * space is pretty limited (ie: using Cache As RAM).
726 */
727 if (!(gd->flags & GD_FLG_RELOC) &&
728 !(drv->flags & DM_FLAG_PRE_RELOC))
Simon Glassc45abf12015-09-08 17:52:49 -0600729 return -EPERM;
Bin Meng984c0dc2015-08-20 06:40:17 -0700730
Simon Glass318d71c2015-07-06 16:47:44 -0600731 /*
732 * We could pass the descriptor to the driver as
733 * platdata (instead of NULL) and allow its bind()
734 * method to return -ENOENT if it doesn't support this
735 * device. That way we could continue the search to
736 * find another driver. For now this doesn't seem
737 * necesssary, so just bind the first match.
738 */
Marek Vasutb4535792018-10-10 21:27:06 +0200739 ret = device_bind_ofnode(parent, drv, drv->name, NULL,
740 node, &dev);
Simon Glass318d71c2015-07-06 16:47:44 -0600741 if (ret)
742 goto error;
743 debug("%s: Match found: %s\n", __func__, drv->name);
Bin Menga8d27802018-08-03 01:14:44 -0700744 dev->driver_data = id->driver_data;
Simon Glass318d71c2015-07-06 16:47:44 -0600745 *devp = dev;
746 return 0;
747 }
748 }
749
Bin Meng984c0dc2015-08-20 06:40:17 -0700750 bridge = (find_id->class >> 8) == PCI_CLASS_BRIDGE_PCI;
751 /*
752 * In the pre-relocation phase, we only bind bridge devices to save
753 * precious memory space as on some platforms as that space is pretty
754 * limited (ie: using Cache As RAM).
755 */
756 if (!(gd->flags & GD_FLG_RELOC) && !bridge)
Simon Glassc45abf12015-09-08 17:52:49 -0600757 return -EPERM;
Bin Meng984c0dc2015-08-20 06:40:17 -0700758
Simon Glass318d71c2015-07-06 16:47:44 -0600759 /* Bind a generic driver so that the device can be used */
Bin Meng0a721522015-07-19 00:20:04 +0800760 sprintf(name, "pci_%x:%x.%x", parent->seq, PCI_DEV(bdf),
761 PCI_FUNC(bdf));
Simon Glass318d71c2015-07-06 16:47:44 -0600762 str = strdup(name);
763 if (!str)
764 return -ENOMEM;
Bin Meng984c0dc2015-08-20 06:40:17 -0700765 drv = bridge ? "pci_bridge_drv" : "pci_generic_drv";
766
Marek Vasutb4535792018-10-10 21:27:06 +0200767 ret = device_bind_driver_to_node(parent, drv, str, node, devp);
Simon Glass318d71c2015-07-06 16:47:44 -0600768 if (ret) {
Simon Glass3b02d842015-09-08 17:52:48 -0600769 debug("%s: Failed to bind generic driver: %d\n", __func__, ret);
xypron.glpk@gmx.dea89009c2017-05-08 20:40:16 +0200770 free(str);
Simon Glass318d71c2015-07-06 16:47:44 -0600771 return ret;
772 }
773 debug("%s: No match found: bound generic driver instead\n", __func__);
774
775 return 0;
776
777error:
778 debug("%s: No match found: error %d\n", __func__, ret);
779 return ret;
780}
781
Simon Glassb94dc892015-03-05 12:25:25 -0700782int pci_bind_bus_devices(struct udevice *bus)
783{
784 ulong vendor, device;
785 ulong header_type;
Bin Meng0a721522015-07-19 00:20:04 +0800786 pci_dev_t bdf, end;
Simon Glassb94dc892015-03-05 12:25:25 -0700787 bool found_multi;
788 int ret;
789
790 found_multi = false;
Bin Meng0a721522015-07-19 00:20:04 +0800791 end = PCI_BDF(bus->seq, PCI_MAX_PCI_DEVICES - 1,
792 PCI_MAX_PCI_FUNCTIONS - 1);
Yoshinori Sato1e3bce22016-04-25 15:41:01 +0900793 for (bdf = PCI_BDF(bus->seq, 0, 0); bdf <= end;
Bin Meng0a721522015-07-19 00:20:04 +0800794 bdf += PCI_BDF(0, 0, 1)) {
Simon Glassb94dc892015-03-05 12:25:25 -0700795 struct pci_child_platdata *pplat;
796 struct udevice *dev;
797 ulong class;
798
Bin Meng20bdc1e2018-08-03 01:14:37 -0700799 if (!PCI_FUNC(bdf))
800 found_multi = false;
Bin Meng0a721522015-07-19 00:20:04 +0800801 if (PCI_FUNC(bdf) && !found_multi)
Simon Glassb94dc892015-03-05 12:25:25 -0700802 continue;
Hou Zhiqiangfb862b052018-10-08 16:35:47 +0800803
Simon Glassb94dc892015-03-05 12:25:25 -0700804 /* Check only the first access, we don't expect problems */
Hou Zhiqiangfb862b052018-10-08 16:35:47 +0800805 ret = pci_bus_read_config(bus, bdf, PCI_VENDOR_ID, &vendor,
806 PCI_SIZE_16);
Simon Glassb94dc892015-03-05 12:25:25 -0700807 if (ret)
808 goto error;
Hou Zhiqiangfb862b052018-10-08 16:35:47 +0800809
Simon Glassb94dc892015-03-05 12:25:25 -0700810 if (vendor == 0xffff || vendor == 0x0000)
811 continue;
812
Hou Zhiqiangfb862b052018-10-08 16:35:47 +0800813 pci_bus_read_config(bus, bdf, PCI_HEADER_TYPE,
814 &header_type, PCI_SIZE_8);
815
Bin Meng0a721522015-07-19 00:20:04 +0800816 if (!PCI_FUNC(bdf))
Simon Glassb94dc892015-03-05 12:25:25 -0700817 found_multi = header_type & 0x80;
818
Simon Glass25916d62019-09-25 08:56:12 -0600819 debug("%s: bus %d/%s: found device %x, function %d", __func__,
Bin Meng0a721522015-07-19 00:20:04 +0800820 bus->seq, bus->name, PCI_DEV(bdf), PCI_FUNC(bdf));
821 pci_bus_read_config(bus, bdf, PCI_DEVICE_ID, &device,
Simon Glassb94dc892015-03-05 12:25:25 -0700822 PCI_SIZE_16);
Bin Meng0a721522015-07-19 00:20:04 +0800823 pci_bus_read_config(bus, bdf, PCI_CLASS_REVISION, &class,
Simon Glass318d71c2015-07-06 16:47:44 -0600824 PCI_SIZE_32);
825 class >>= 8;
Simon Glassb94dc892015-03-05 12:25:25 -0700826
827 /* Find this device in the device tree */
Bin Meng0a721522015-07-19 00:20:04 +0800828 ret = pci_bus_find_devfn(bus, PCI_MASK_BUS(bdf), &dev);
Simon Glass25916d62019-09-25 08:56:12 -0600829 debug(": find ret=%d\n", ret);
Simon Glassb94dc892015-03-05 12:25:25 -0700830
Simon Glass413ebdb2015-11-29 13:18:09 -0700831 /* If nothing in the device tree, bind a device */
Simon Glassb94dc892015-03-05 12:25:25 -0700832 if (ret == -ENODEV) {
Simon Glass318d71c2015-07-06 16:47:44 -0600833 struct pci_device_id find_id;
834 ulong val;
Simon Glassb94dc892015-03-05 12:25:25 -0700835
Simon Glass318d71c2015-07-06 16:47:44 -0600836 memset(&find_id, '\0', sizeof(find_id));
837 find_id.vendor = vendor;
838 find_id.device = device;
839 find_id.class = class;
840 if ((header_type & 0x7f) == PCI_HEADER_TYPE_NORMAL) {
Bin Meng0a721522015-07-19 00:20:04 +0800841 pci_bus_read_config(bus, bdf,
Simon Glass318d71c2015-07-06 16:47:44 -0600842 PCI_SUBSYSTEM_VENDOR_ID,
843 &val, PCI_SIZE_32);
844 find_id.subvendor = val & 0xffff;
845 find_id.subdevice = val >> 16;
846 }
Bin Meng0a721522015-07-19 00:20:04 +0800847 ret = pci_find_and_bind_driver(bus, &find_id, bdf,
Simon Glass318d71c2015-07-06 16:47:44 -0600848 &dev);
Simon Glassb94dc892015-03-05 12:25:25 -0700849 }
Simon Glassc45abf12015-09-08 17:52:49 -0600850 if (ret == -EPERM)
851 continue;
852 else if (ret)
Simon Glassb94dc892015-03-05 12:25:25 -0700853 return ret;
854
855 /* Update the platform data */
Simon Glassc45abf12015-09-08 17:52:49 -0600856 pplat = dev_get_parent_platdata(dev);
857 pplat->devfn = PCI_MASK_BUS(bdf);
858 pplat->vendor = vendor;
859 pplat->device = device;
860 pplat->class = class;
Simon Glassb94dc892015-03-05 12:25:25 -0700861 }
862
863 return 0;
864error:
865 printf("Cannot read bus configuration: %d\n", ret);
866
867 return ret;
868}
869
Christian Gmeiner5f4e0942018-06-10 06:25:05 -0700870static void decode_regions(struct pci_controller *hose, ofnode parent_node,
871 ofnode node)
Simon Glassb94dc892015-03-05 12:25:25 -0700872{
873 int pci_addr_cells, addr_cells, size_cells;
874 int cells_per_record;
875 const u32 *prop;
876 int len;
877 int i;
878
Masahiro Yamada9cf85cb2017-06-22 16:54:05 +0900879 prop = ofnode_get_property(node, "ranges", &len);
Christian Gmeiner5f4e0942018-06-10 06:25:05 -0700880 if (!prop) {
881 debug("%s: Cannot decode regions\n", __func__);
882 return;
883 }
884
Simon Glass4191dc12017-06-12 06:21:31 -0600885 pci_addr_cells = ofnode_read_simple_addr_cells(node);
886 addr_cells = ofnode_read_simple_addr_cells(parent_node);
887 size_cells = ofnode_read_simple_size_cells(node);
Simon Glassb94dc892015-03-05 12:25:25 -0700888
889 /* PCI addresses are always 3-cells */
890 len /= sizeof(u32);
891 cells_per_record = pci_addr_cells + addr_cells + size_cells;
892 hose->region_count = 0;
893 debug("%s: len=%d, cells_per_record=%d\n", __func__, len,
894 cells_per_record);
895 for (i = 0; i < MAX_PCI_REGIONS; i++, len -= cells_per_record) {
896 u64 pci_addr, addr, size;
897 int space_code;
898 u32 flags;
899 int type;
Simon Glass7efc9ba2015-11-19 20:26:58 -0700900 int pos;
Simon Glassb94dc892015-03-05 12:25:25 -0700901
902 if (len < cells_per_record)
903 break;
904 flags = fdt32_to_cpu(prop[0]);
905 space_code = (flags >> 24) & 3;
906 pci_addr = fdtdec_get_number(prop + 1, 2);
907 prop += pci_addr_cells;
908 addr = fdtdec_get_number(prop, addr_cells);
909 prop += addr_cells;
910 size = fdtdec_get_number(prop, size_cells);
911 prop += size_cells;
Masahiro Yamadac7570a32018-08-06 20:47:40 +0900912 debug("%s: region %d, pci_addr=%llx, addr=%llx, size=%llx, space_code=%d\n",
913 __func__, hose->region_count, pci_addr, addr, size, space_code);
Simon Glassb94dc892015-03-05 12:25:25 -0700914 if (space_code & 2) {
915 type = flags & (1U << 30) ? PCI_REGION_PREFETCH :
916 PCI_REGION_MEM;
917 } else if (space_code & 1) {
918 type = PCI_REGION_IO;
919 } else {
920 continue;
921 }
Tuomas Tynkkynenc307e172018-05-14 18:47:50 +0300922
923 if (!IS_ENABLED(CONFIG_SYS_PCI_64BIT) &&
924 type == PCI_REGION_MEM && upper_32_bits(pci_addr)) {
925 debug(" - beyond the 32-bit boundary, ignoring\n");
926 continue;
927 }
928
Simon Glass7efc9ba2015-11-19 20:26:58 -0700929 pos = -1;
930 for (i = 0; i < hose->region_count; i++) {
931 if (hose->regions[i].flags == type)
932 pos = i;
933 }
934 if (pos == -1)
935 pos = hose->region_count++;
936 debug(" - type=%d, pos=%d\n", type, pos);
937 pci_set_region(hose->regions + pos, pci_addr, addr, size, type);
Simon Glassb94dc892015-03-05 12:25:25 -0700938 }
939
940 /* Add a region for our local memory */
Bernhard Messerklinger9c5df382018-02-15 08:59:53 +0100941#ifdef CONFIG_NR_DRAM_BANKS
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900942 struct bd_info *bd = gd->bd;
Bernhard Messerklinger9c5df382018-02-15 08:59:53 +0100943
Bin Mengae0bdde2018-03-27 00:46:05 -0700944 if (!bd)
Christian Gmeiner5f4e0942018-06-10 06:25:05 -0700945 return;
Bin Mengae0bdde2018-03-27 00:46:05 -0700946
Bernhard Messerklinger9c5df382018-02-15 08:59:53 +0100947 for (i = 0; i < CONFIG_NR_DRAM_BANKS; ++i) {
Thierry Redingadf0d992019-03-15 16:32:32 +0100948 if (hose->region_count == MAX_PCI_REGIONS) {
949 pr_err("maximum number of regions parsed, aborting\n");
950 break;
951 }
952
Bernhard Messerklinger9c5df382018-02-15 08:59:53 +0100953 if (bd->bi_dram[i].size) {
954 pci_set_region(hose->regions + hose->region_count++,
955 bd->bi_dram[i].start,
956 bd->bi_dram[i].start,
957 bd->bi_dram[i].size,
958 PCI_REGION_MEM | PCI_REGION_SYS_MEMORY);
959 }
960 }
961#else
962 phys_addr_t base = 0, size;
963
Simon Glass91de6c52015-11-19 20:26:57 -0700964 size = gd->ram_size;
965#ifdef CONFIG_SYS_SDRAM_BASE
966 base = CONFIG_SYS_SDRAM_BASE;
967#endif
968 if (gd->pci_ram_top && gd->pci_ram_top < base + size)
969 size = gd->pci_ram_top - base;
Bin Meng6d532072018-03-27 00:46:06 -0700970 if (size)
971 pci_set_region(hose->regions + hose->region_count++, base,
972 base, size, PCI_REGION_MEM | PCI_REGION_SYS_MEMORY);
Bernhard Messerklinger9c5df382018-02-15 08:59:53 +0100973#endif
Simon Glassb94dc892015-03-05 12:25:25 -0700974
Christian Gmeiner5f4e0942018-06-10 06:25:05 -0700975 return;
Simon Glassb94dc892015-03-05 12:25:25 -0700976}
977
978static int pci_uclass_pre_probe(struct udevice *bus)
979{
980 struct pci_controller *hose;
Simon Glassb94dc892015-03-05 12:25:25 -0700981
982 debug("%s, bus=%d/%s, parent=%s\n", __func__, bus->seq, bus->name,
983 bus->parent->name);
984 hose = bus->uclass_priv;
985
986 /* For bridges, use the top-level PCI controller */
Paul Burtone3b106d2016-09-08 07:47:32 +0100987 if (!device_is_on_pci_bus(bus)) {
Simon Glassb94dc892015-03-05 12:25:25 -0700988 hose->ctlr = bus;
Christian Gmeiner5f4e0942018-06-10 06:25:05 -0700989 decode_regions(hose, dev_ofnode(bus->parent), dev_ofnode(bus));
Simon Glassb94dc892015-03-05 12:25:25 -0700990 } else {
991 struct pci_controller *parent_hose;
992
993 parent_hose = dev_get_uclass_priv(bus->parent);
994 hose->ctlr = parent_hose->bus;
995 }
996 hose->bus = bus;
997 hose->first_busno = bus->seq;
998 hose->last_busno = bus->seq;
Simon Glass68e35a72019-12-06 21:41:37 -0700999 hose->skip_auto_config_until_reloc =
1000 dev_read_bool(bus, "u-boot,skip-auto-config-until-reloc");
Simon Glassb94dc892015-03-05 12:25:25 -07001001
1002 return 0;
1003}
1004
1005static int pci_uclass_post_probe(struct udevice *bus)
1006{
Simon Glass68e35a72019-12-06 21:41:37 -07001007 struct pci_controller *hose = dev_get_uclass_priv(bus);
Simon Glassb94dc892015-03-05 12:25:25 -07001008 int ret;
1009
Simon Glassb94dc892015-03-05 12:25:25 -07001010 debug("%s: probing bus %d\n", __func__, bus->seq);
1011 ret = pci_bind_bus_devices(bus);
1012 if (ret)
1013 return ret;
1014
Simon Glassbd165e72020-04-26 09:12:56 -06001015 if (CONFIG_IS_ENABLED(PCI_PNP) && ll_boot_init() &&
Simon Glass68e35a72019-12-06 21:41:37 -07001016 (!hose->skip_auto_config_until_reloc ||
1017 (gd->flags & GD_FLG_RELOC))) {
1018 ret = pci_auto_config_devices(bus);
1019 if (ret < 0)
1020 return log_msg_ret("pci auto-config", ret);
1021 }
Simon Glassb94dc892015-03-05 12:25:25 -07001022
Bin Mengc0820a42015-08-20 06:40:23 -07001023#if defined(CONFIG_X86) && defined(CONFIG_HAVE_FSP)
1024 /*
1025 * Per Intel FSP specification, we should call FSP notify API to
1026 * inform FSP that PCI enumeration has been done so that FSP will
1027 * do any necessary initialization as required by the chipset's
1028 * BIOS Writer's Guide (BWG).
1029 *
1030 * Unfortunately we have to put this call here as with driver model,
1031 * the enumeration is all done on a lazy basis as needed, so until
1032 * something is touched on PCI it won't happen.
1033 *
1034 * Note we only call this 1) after U-Boot is relocated, and 2)
1035 * root bus has finished probing.
1036 */
Simon Glassbd165e72020-04-26 09:12:56 -06001037 if ((gd->flags & GD_FLG_RELOC) && bus->seq == 0 && ll_boot_init()) {
Bin Mengc0820a42015-08-20 06:40:23 -07001038 ret = fsp_init_phase_pci();
Simon Glassb072d522015-09-08 17:52:47 -06001039 if (ret)
1040 return ret;
1041 }
Bin Mengc0820a42015-08-20 06:40:23 -07001042#endif
1043
Simon Glassb072d522015-09-08 17:52:47 -06001044 return 0;
Simon Glassb94dc892015-03-05 12:25:25 -07001045}
1046
1047static int pci_uclass_child_post_bind(struct udevice *dev)
1048{
1049 struct pci_child_platdata *pplat;
Simon Glassb94dc892015-03-05 12:25:25 -07001050
Simon Glass89d83232017-05-18 20:09:51 -06001051 if (!dev_of_valid(dev))
Simon Glassb94dc892015-03-05 12:25:25 -07001052 return 0;
1053
Simon Glassb94dc892015-03-05 12:25:25 -07001054 pplat = dev_get_parent_platdata(dev);
Bin Meng00d808e2018-08-03 01:14:36 -07001055
1056 /* Extract vendor id and device id if available */
1057 ofnode_read_pci_vendev(dev_ofnode(dev), &pplat->vendor, &pplat->device);
1058
1059 /* Extract the devfn from fdt_pci_addr */
Stefan Roesea74eb552019-01-25 11:52:42 +01001060 pplat->devfn = pci_get_devfn(dev);
Simon Glassb94dc892015-03-05 12:25:25 -07001061
1062 return 0;
1063}
1064
Simon Glass2a311e82020-01-27 08:49:37 -07001065static int pci_bridge_read_config(const struct udevice *bus, pci_dev_t bdf,
Bin Meng0a721522015-07-19 00:20:04 +08001066 uint offset, ulong *valuep,
1067 enum pci_size_t size)
Simon Glassb94dc892015-03-05 12:25:25 -07001068{
1069 struct pci_controller *hose = bus->uclass_priv;
Simon Glassb94dc892015-03-05 12:25:25 -07001070
1071 return pci_bus_read_config(hose->ctlr, bdf, offset, valuep, size);
1072}
1073
Bin Meng0a721522015-07-19 00:20:04 +08001074static int pci_bridge_write_config(struct udevice *bus, pci_dev_t bdf,
1075 uint offset, ulong value,
1076 enum pci_size_t size)
Simon Glassb94dc892015-03-05 12:25:25 -07001077{
1078 struct pci_controller *hose = bus->uclass_priv;
Simon Glassb94dc892015-03-05 12:25:25 -07001079
1080 return pci_bus_write_config(hose->ctlr, bdf, offset, value, size);
1081}
1082
Simon Glass04c8b6a2015-08-10 07:05:04 -06001083static int skip_to_next_device(struct udevice *bus, struct udevice **devp)
1084{
1085 struct udevice *dev;
1086 int ret = 0;
1087
1088 /*
1089 * Scan through all the PCI controllers. On x86 there will only be one
1090 * but that is not necessarily true on other hardware.
1091 */
1092 do {
1093 device_find_first_child(bus, &dev);
1094 if (dev) {
1095 *devp = dev;
1096 return 0;
1097 }
1098 ret = uclass_next_device(&bus);
1099 if (ret)
1100 return ret;
1101 } while (bus);
1102
1103 return 0;
1104}
1105
1106int pci_find_next_device(struct udevice **devp)
1107{
1108 struct udevice *child = *devp;
1109 struct udevice *bus = child->parent;
1110 int ret;
1111
1112 /* First try all the siblings */
1113 *devp = NULL;
1114 while (child) {
1115 device_find_next_child(&child);
1116 if (child) {
1117 *devp = child;
1118 return 0;
1119 }
1120 }
1121
1122 /* We ran out of siblings. Try the next bus */
1123 ret = uclass_next_device(&bus);
1124 if (ret)
1125 return ret;
1126
1127 return bus ? skip_to_next_device(bus, devp) : 0;
1128}
1129
1130int pci_find_first_device(struct udevice **devp)
1131{
1132 struct udevice *bus;
1133 int ret;
1134
1135 *devp = NULL;
1136 ret = uclass_first_device(UCLASS_PCI, &bus);
1137 if (ret)
1138 return ret;
1139
1140 return skip_to_next_device(bus, devp);
1141}
1142
Simon Glass27a733f2015-11-19 20:26:59 -07001143ulong pci_conv_32_to_size(ulong value, uint offset, enum pci_size_t size)
1144{
1145 switch (size) {
1146 case PCI_SIZE_8:
1147 return (value >> ((offset & 3) * 8)) & 0xff;
1148 case PCI_SIZE_16:
1149 return (value >> ((offset & 2) * 8)) & 0xffff;
1150 default:
1151 return value;
1152 }
1153}
1154
1155ulong pci_conv_size_to_32(ulong old, ulong value, uint offset,
1156 enum pci_size_t size)
1157{
1158 uint off_mask;
1159 uint val_mask, shift;
1160 ulong ldata, mask;
1161
1162 switch (size) {
1163 case PCI_SIZE_8:
1164 off_mask = 3;
1165 val_mask = 0xff;
1166 break;
1167 case PCI_SIZE_16:
1168 off_mask = 2;
1169 val_mask = 0xffff;
1170 break;
1171 default:
1172 return value;
1173 }
1174 shift = (offset & off_mask) * 8;
1175 ldata = (value & val_mask) << shift;
1176 mask = val_mask << shift;
1177 value = (old & ~mask) | ldata;
1178
1179 return value;
1180}
1181
Rayagonda Kokatanurcdc7ed32020-05-12 13:29:49 +05301182int pci_get_dma_regions(struct udevice *dev, struct pci_region *memp, int index)
1183{
1184 int pci_addr_cells, addr_cells, size_cells;
1185 int cells_per_record;
1186 const u32 *prop;
1187 int len;
1188 int i = 0;
1189
1190 prop = ofnode_get_property(dev_ofnode(dev), "dma-ranges", &len);
1191 if (!prop) {
1192 log_err("PCI: Device '%s': Cannot decode dma-ranges\n",
1193 dev->name);
1194 return -EINVAL;
1195 }
1196
1197 pci_addr_cells = ofnode_read_simple_addr_cells(dev_ofnode(dev));
1198 addr_cells = ofnode_read_simple_addr_cells(dev_ofnode(dev->parent));
1199 size_cells = ofnode_read_simple_size_cells(dev_ofnode(dev));
1200
1201 /* PCI addresses are always 3-cells */
1202 len /= sizeof(u32);
1203 cells_per_record = pci_addr_cells + addr_cells + size_cells;
1204 debug("%s: len=%d, cells_per_record=%d\n", __func__, len,
1205 cells_per_record);
1206
1207 while (len) {
1208 memp->bus_start = fdtdec_get_number(prop + 1, 2);
1209 prop += pci_addr_cells;
1210 memp->phys_start = fdtdec_get_number(prop, addr_cells);
1211 prop += addr_cells;
1212 memp->size = fdtdec_get_number(prop, size_cells);
1213 prop += size_cells;
1214
1215 if (i == index)
1216 return 0;
1217 i++;
1218 len -= cells_per_record;
1219 }
1220
1221 return -EINVAL;
1222}
1223
Simon Glassdcdc0122015-11-19 20:27:01 -07001224int pci_get_regions(struct udevice *dev, struct pci_region **iop,
1225 struct pci_region **memp, struct pci_region **prefp)
1226{
1227 struct udevice *bus = pci_get_controller(dev);
1228 struct pci_controller *hose = dev_get_uclass_priv(bus);
1229 int i;
1230
1231 *iop = NULL;
1232 *memp = NULL;
1233 *prefp = NULL;
1234 for (i = 0; i < hose->region_count; i++) {
1235 switch (hose->regions[i].flags) {
1236 case PCI_REGION_IO:
1237 if (!*iop || (*iop)->size < hose->regions[i].size)
1238 *iop = hose->regions + i;
1239 break;
1240 case PCI_REGION_MEM:
1241 if (!*memp || (*memp)->size < hose->regions[i].size)
1242 *memp = hose->regions + i;
1243 break;
1244 case (PCI_REGION_MEM | PCI_REGION_PREFETCH):
1245 if (!*prefp || (*prefp)->size < hose->regions[i].size)
1246 *prefp = hose->regions + i;
1247 break;
1248 }
1249 }
1250
1251 return (*iop != NULL) + (*memp != NULL) + (*prefp != NULL);
1252}
1253
Simon Glassc92aac12020-01-27 08:49:38 -07001254u32 dm_pci_read_bar32(const struct udevice *dev, int barnum)
Simon Glass3452cb12015-11-29 13:17:53 -07001255{
1256 u32 addr;
1257 int bar;
1258
1259 bar = PCI_BASE_ADDRESS_0 + barnum * 4;
1260 dm_pci_read_config32(dev, bar, &addr);
Simon Glass71fafd12020-04-09 10:27:36 -06001261
1262 /*
1263 * If we get an invalid address, return this so that comparisons with
1264 * FDT_ADDR_T_NONE work correctly
1265 */
1266 if (addr == 0xffffffff)
1267 return addr;
1268 else if (addr & PCI_BASE_ADDRESS_SPACE_IO)
Simon Glass3452cb12015-11-29 13:17:53 -07001269 return addr & PCI_BASE_ADDRESS_IO_MASK;
1270 else
1271 return addr & PCI_BASE_ADDRESS_MEM_MASK;
1272}
1273
Simon Glasse2b6b562016-01-18 20:19:15 -07001274void dm_pci_write_bar32(struct udevice *dev, int barnum, u32 addr)
1275{
1276 int bar;
1277
1278 bar = PCI_BASE_ADDRESS_0 + barnum * 4;
1279 dm_pci_write_config32(dev, bar, addr);
1280}
1281
Simon Glassc5f053b2015-11-29 13:18:03 -07001282static int _dm_pci_bus_to_phys(struct udevice *ctlr,
1283 pci_addr_t bus_addr, unsigned long flags,
1284 unsigned long skip_mask, phys_addr_t *pa)
1285{
1286 struct pci_controller *hose = dev_get_uclass_priv(ctlr);
1287 struct pci_region *res;
1288 int i;
1289
Christian Gmeiner7241f802018-06-10 06:25:06 -07001290 if (hose->region_count == 0) {
1291 *pa = bus_addr;
1292 return 0;
1293 }
1294
Simon Glassc5f053b2015-11-29 13:18:03 -07001295 for (i = 0; i < hose->region_count; i++) {
1296 res = &hose->regions[i];
1297
1298 if (((res->flags ^ flags) & PCI_REGION_TYPE) != 0)
1299 continue;
1300
1301 if (res->flags & skip_mask)
1302 continue;
1303
1304 if (bus_addr >= res->bus_start &&
1305 (bus_addr - res->bus_start) < res->size) {
1306 *pa = (bus_addr - res->bus_start + res->phys_start);
1307 return 0;
1308 }
1309 }
1310
1311 return 1;
1312}
1313
1314phys_addr_t dm_pci_bus_to_phys(struct udevice *dev, pci_addr_t bus_addr,
1315 unsigned long flags)
1316{
1317 phys_addr_t phys_addr = 0;
1318 struct udevice *ctlr;
1319 int ret;
1320
1321 /* The root controller has the region information */
1322 ctlr = pci_get_controller(dev);
1323
1324 /*
1325 * if PCI_REGION_MEM is set we do a two pass search with preference
1326 * on matches that don't have PCI_REGION_SYS_MEMORY set
1327 */
1328 if ((flags & PCI_REGION_TYPE) == PCI_REGION_MEM) {
1329 ret = _dm_pci_bus_to_phys(ctlr, bus_addr,
1330 flags, PCI_REGION_SYS_MEMORY,
1331 &phys_addr);
1332 if (!ret)
1333 return phys_addr;
1334 }
1335
1336 ret = _dm_pci_bus_to_phys(ctlr, bus_addr, flags, 0, &phys_addr);
1337
1338 if (ret)
1339 puts("pci_hose_bus_to_phys: invalid physical address\n");
1340
1341 return phys_addr;
1342}
1343
1344int _dm_pci_phys_to_bus(struct udevice *dev, phys_addr_t phys_addr,
1345 unsigned long flags, unsigned long skip_mask,
1346 pci_addr_t *ba)
1347{
1348 struct pci_region *res;
1349 struct udevice *ctlr;
1350 pci_addr_t bus_addr;
1351 int i;
1352 struct pci_controller *hose;
1353
1354 /* The root controller has the region information */
1355 ctlr = pci_get_controller(dev);
1356 hose = dev_get_uclass_priv(ctlr);
1357
Christian Gmeiner7241f802018-06-10 06:25:06 -07001358 if (hose->region_count == 0) {
1359 *ba = phys_addr;
1360 return 0;
1361 }
1362
Simon Glassc5f053b2015-11-29 13:18:03 -07001363 for (i = 0; i < hose->region_count; i++) {
1364 res = &hose->regions[i];
1365
1366 if (((res->flags ^ flags) & PCI_REGION_TYPE) != 0)
1367 continue;
1368
1369 if (res->flags & skip_mask)
1370 continue;
1371
1372 bus_addr = phys_addr - res->phys_start + res->bus_start;
1373
1374 if (bus_addr >= res->bus_start &&
1375 (bus_addr - res->bus_start) < res->size) {
1376 *ba = bus_addr;
1377 return 0;
1378 }
1379 }
1380
1381 return 1;
1382}
1383
1384pci_addr_t dm_pci_phys_to_bus(struct udevice *dev, phys_addr_t phys_addr,
1385 unsigned long flags)
1386{
1387 pci_addr_t bus_addr = 0;
1388 int ret;
1389
1390 /*
1391 * if PCI_REGION_MEM is set we do a two pass search with preference
1392 * on matches that don't have PCI_REGION_SYS_MEMORY set
1393 */
1394 if ((flags & PCI_REGION_TYPE) == PCI_REGION_MEM) {
1395 ret = _dm_pci_phys_to_bus(dev, phys_addr, flags,
1396 PCI_REGION_SYS_MEMORY, &bus_addr);
1397 if (!ret)
1398 return bus_addr;
1399 }
1400
1401 ret = _dm_pci_phys_to_bus(dev, phys_addr, flags, 0, &bus_addr);
1402
1403 if (ret)
1404 puts("pci_hose_phys_to_bus: invalid physical address\n");
1405
1406 return bus_addr;
1407}
1408
Alex Marginean1c934a62019-06-07 11:24:23 +03001409static void *dm_pci_map_ea_bar(struct udevice *dev, int bar, int flags,
1410 int ea_off)
1411{
1412 int ea_cnt, i, entry_size;
1413 int bar_id = (bar - PCI_BASE_ADDRESS_0) >> 2;
1414 u32 ea_entry;
1415 phys_addr_t addr;
1416
1417 /* EA capability structure header */
1418 dm_pci_read_config32(dev, ea_off, &ea_entry);
1419 ea_cnt = (ea_entry >> 16) & PCI_EA_NUM_ENT_MASK;
1420 ea_off += PCI_EA_FIRST_ENT;
1421
1422 for (i = 0; i < ea_cnt; i++, ea_off += entry_size) {
1423 /* Entry header */
1424 dm_pci_read_config32(dev, ea_off, &ea_entry);
1425 entry_size = ((ea_entry & PCI_EA_ES) + 1) << 2;
1426
1427 if (((ea_entry & PCI_EA_BEI) >> 4) != bar_id)
1428 continue;
1429
1430 /* Base address, 1st DW */
1431 dm_pci_read_config32(dev, ea_off + 4, &ea_entry);
1432 addr = ea_entry & PCI_EA_FIELD_MASK;
1433 if (ea_entry & PCI_EA_IS_64) {
1434 /* Base address, 2nd DW, skip over 4B MaxOffset */
1435 dm_pci_read_config32(dev, ea_off + 12, &ea_entry);
1436 addr |= ((u64)ea_entry) << 32;
1437 }
1438
1439 /* size ignored for now */
1440 return map_physmem(addr, flags, 0);
1441 }
1442
1443 return 0;
1444}
1445
Simon Glassc5f053b2015-11-29 13:18:03 -07001446void *dm_pci_map_bar(struct udevice *dev, int bar, int flags)
1447{
1448 pci_addr_t pci_bus_addr;
1449 u32 bar_response;
Alex Marginean1c934a62019-06-07 11:24:23 +03001450 int ea_off;
1451
1452 /*
1453 * if the function supports Enhanced Allocation use that instead of
1454 * BARs
1455 */
1456 ea_off = dm_pci_find_capability(dev, PCI_CAP_ID_EA);
1457 if (ea_off)
1458 return dm_pci_map_ea_bar(dev, bar, flags, ea_off);
Simon Glassc5f053b2015-11-29 13:18:03 -07001459
1460 /* read BAR address */
1461 dm_pci_read_config32(dev, bar, &bar_response);
1462 pci_bus_addr = (pci_addr_t)(bar_response & ~0xf);
1463
1464 /*
1465 * Pass "0" as the length argument to pci_bus_to_virt. The arg
1466 * isn't actualy used on any platform because u-boot assumes a static
1467 * linear mapping. In the future, this could read the BAR size
1468 * and pass that as the size if needed.
1469 */
1470 return dm_pci_bus_to_virt(dev, pci_bus_addr, flags, 0, MAP_NOCACHE);
1471}
1472
Bin Meng631f3482018-10-15 02:21:21 -07001473static int _dm_pci_find_next_capability(struct udevice *dev, u8 pos, int cap)
Bin Menga7366f02018-08-03 01:14:52 -07001474{
Bin Menga7366f02018-08-03 01:14:52 -07001475 int ttl = PCI_FIND_CAP_TTL;
1476 u8 id;
1477 u16 ent;
Bin Menga7366f02018-08-03 01:14:52 -07001478
1479 dm_pci_read_config8(dev, pos, &pos);
Bin Meng631f3482018-10-15 02:21:21 -07001480
Bin Menga7366f02018-08-03 01:14:52 -07001481 while (ttl--) {
1482 if (pos < PCI_STD_HEADER_SIZEOF)
1483 break;
1484 pos &= ~3;
1485 dm_pci_read_config16(dev, pos, &ent);
1486
1487 id = ent & 0xff;
1488 if (id == 0xff)
1489 break;
1490 if (id == cap)
1491 return pos;
1492 pos = (ent >> 8);
1493 }
1494
1495 return 0;
1496}
1497
Bin Meng631f3482018-10-15 02:21:21 -07001498int dm_pci_find_next_capability(struct udevice *dev, u8 start, int cap)
1499{
1500 return _dm_pci_find_next_capability(dev, start + PCI_CAP_LIST_NEXT,
1501 cap);
1502}
1503
1504int dm_pci_find_capability(struct udevice *dev, int cap)
1505{
1506 u16 status;
1507 u8 header_type;
1508 u8 pos;
1509
1510 dm_pci_read_config16(dev, PCI_STATUS, &status);
1511 if (!(status & PCI_STATUS_CAP_LIST))
1512 return 0;
1513
1514 dm_pci_read_config8(dev, PCI_HEADER_TYPE, &header_type);
1515 if ((header_type & 0x7f) == PCI_HEADER_TYPE_CARDBUS)
1516 pos = PCI_CB_CAPABILITY_LIST;
1517 else
1518 pos = PCI_CAPABILITY_LIST;
1519
1520 return _dm_pci_find_next_capability(dev, pos, cap);
1521}
1522
1523int dm_pci_find_next_ext_capability(struct udevice *dev, int start, int cap)
Bin Menga7366f02018-08-03 01:14:52 -07001524{
1525 u32 header;
1526 int ttl;
1527 int pos = PCI_CFG_SPACE_SIZE;
1528
1529 /* minimum 8 bytes per capability */
1530 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
1531
Bin Meng631f3482018-10-15 02:21:21 -07001532 if (start)
1533 pos = start;
1534
Bin Menga7366f02018-08-03 01:14:52 -07001535 dm_pci_read_config32(dev, pos, &header);
1536 /*
1537 * If we have no capabilities, this is indicated by cap ID,
1538 * cap version and next pointer all being 0.
1539 */
1540 if (header == 0)
1541 return 0;
1542
1543 while (ttl--) {
1544 if (PCI_EXT_CAP_ID(header) == cap)
1545 return pos;
1546
1547 pos = PCI_EXT_CAP_NEXT(header);
1548 if (pos < PCI_CFG_SPACE_SIZE)
1549 break;
1550
1551 dm_pci_read_config32(dev, pos, &header);
1552 }
1553
1554 return 0;
1555}
1556
Bin Meng631f3482018-10-15 02:21:21 -07001557int dm_pci_find_ext_capability(struct udevice *dev, int cap)
1558{
1559 return dm_pci_find_next_ext_capability(dev, 0, cap);
1560}
1561
Alex Marginean09467d32019-06-07 11:24:25 +03001562int dm_pci_flr(struct udevice *dev)
1563{
1564 int pcie_off;
1565 u32 cap;
1566
1567 /* look for PCI Express Capability */
1568 pcie_off = dm_pci_find_capability(dev, PCI_CAP_ID_EXP);
1569 if (!pcie_off)
1570 return -ENOENT;
1571
1572 /* check FLR capability */
1573 dm_pci_read_config32(dev, pcie_off + PCI_EXP_DEVCAP, &cap);
1574 if (!(cap & PCI_EXP_DEVCAP_FLR))
1575 return -ENOENT;
1576
1577 dm_pci_clrset_config16(dev, pcie_off + PCI_EXP_DEVCTL, 0,
1578 PCI_EXP_DEVCTL_BCR_FLR);
1579
1580 /* wait 100ms, per PCI spec */
1581 mdelay(100);
1582
1583 return 0;
1584}
1585
Simon Glassb94dc892015-03-05 12:25:25 -07001586UCLASS_DRIVER(pci) = {
1587 .id = UCLASS_PCI,
1588 .name = "pci",
Simon Glassa8149412015-05-10 21:08:06 -06001589 .flags = DM_UC_FLAG_SEQ_ALIAS,
Simon Glass18230342016-07-05 17:10:10 -06001590 .post_bind = dm_scan_fdt_dev,
Simon Glassb94dc892015-03-05 12:25:25 -07001591 .pre_probe = pci_uclass_pre_probe,
1592 .post_probe = pci_uclass_post_probe,
1593 .child_post_bind = pci_uclass_child_post_bind,
1594 .per_device_auto_alloc_size = sizeof(struct pci_controller),
1595 .per_child_platdata_auto_alloc_size =
1596 sizeof(struct pci_child_platdata),
1597};
1598
1599static const struct dm_pci_ops pci_bridge_ops = {
1600 .read_config = pci_bridge_read_config,
1601 .write_config = pci_bridge_write_config,
1602};
1603
1604static const struct udevice_id pci_bridge_ids[] = {
1605 { .compatible = "pci-bridge" },
1606 { }
1607};
1608
1609U_BOOT_DRIVER(pci_bridge_drv) = {
1610 .name = "pci_bridge_drv",
1611 .id = UCLASS_PCI,
1612 .of_match = pci_bridge_ids,
1613 .ops = &pci_bridge_ops,
1614};
1615
1616UCLASS_DRIVER(pci_generic) = {
1617 .id = UCLASS_PCI_GENERIC,
1618 .name = "pci_generic",
1619};
1620
1621static const struct udevice_id pci_generic_ids[] = {
1622 { .compatible = "pci-generic" },
1623 { }
1624};
1625
1626U_BOOT_DRIVER(pci_generic_drv) = {
1627 .name = "pci_generic_drv",
1628 .id = UCLASS_PCI_GENERIC,
1629 .of_match = pci_generic_ids,
1630};
Stephen Warren04eb2692016-01-26 11:10:11 -07001631
1632void pci_init(void)
1633{
1634 struct udevice *bus;
1635
1636 /*
1637 * Enumerate all known controller devices. Enumeration has the side-
1638 * effect of probing them, so PCIe devices will be enumerated too.
1639 */
Marek BehĂșn5df208d2019-05-21 12:04:31 +02001640 for (uclass_first_device_check(UCLASS_PCI, &bus);
Stephen Warren04eb2692016-01-26 11:10:11 -07001641 bus;
Marek BehĂșn5df208d2019-05-21 12:04:31 +02001642 uclass_next_device_check(&bus)) {
Stephen Warren04eb2692016-01-26 11:10:11 -07001643 ;
1644 }
1645}