Prabhakar Kushwaha | 5543250 | 2016-06-03 18:41:34 +0530 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2016 Freescale Semiconductor, Inc. |
| 3 | * |
| 4 | * SPDX-License-Identifier: GPL-2.0+ |
| 5 | */ |
| 6 | |
| 7 | #ifndef __LS1012AQDS_H__ |
| 8 | #define __LS1012AQDS_H__ |
| 9 | |
| 10 | #include "ls1012a_common.h" |
| 11 | |
| 12 | |
| 13 | #define CONFIG_DIMM_SLOTS_PER_CTLR 1 |
| 14 | #define CONFIG_CHIP_SELECTS_PER_CTRL 1 |
| 15 | #define CONFIG_NR_DRAM_BANKS 2 |
| 16 | #define CONFIG_SYS_SDRAM_SIZE 0x40000000 |
| 17 | |
| 18 | #define CONFIG_SYS_MMDC_CORE_CONTROL_1 0x05180000 |
| 19 | #define CONFIG_SYS_MMDC_CORE_CONTROL_2 0x85180000 |
| 20 | |
| 21 | /* |
| 22 | * QIXIS Definitions |
| 23 | */ |
| 24 | #define CONFIG_FSL_QIXIS |
| 25 | |
| 26 | #ifdef CONFIG_FSL_QIXIS |
| 27 | #define CONFIG_QIXIS_I2C_ACCESS |
| 28 | #define CONFIG_SYS_I2C_FPGA_ADDR 0x66 |
| 29 | #define QIXIS_LBMAP_BRDCFG_REG 0x04 |
| 30 | #define QIXIS_LBMAP_SWITCH 6 |
Prabhakar Kushwaha | 6648127 | 2016-07-19 14:05:47 +0530 | [diff] [blame] | 31 | #define QIXIS_LBMAP_MASK 0x08 |
Prabhakar Kushwaha | 5543250 | 2016-06-03 18:41:34 +0530 | [diff] [blame] | 32 | #define QIXIS_LBMAP_SHIFT 0 |
| 33 | #define QIXIS_LBMAP_DFLTBANK 0x00 |
| 34 | #define QIXIS_LBMAP_ALTBANK 0x08 |
Prabhakar Kushwaha | 6648127 | 2016-07-19 14:05:47 +0530 | [diff] [blame] | 35 | #define QIXIS_RST_CTL_RESET 0x31 |
Prabhakar Kushwaha | 5543250 | 2016-06-03 18:41:34 +0530 | [diff] [blame] | 36 | #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20 |
| 37 | #define QIXIS_RCFG_CTL_RECONFIG_START 0x21 |
| 38 | #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08 |
| 39 | #endif |
| 40 | |
| 41 | /* |
| 42 | * I2C bus multiplexer |
| 43 | */ |
| 44 | #define I2C_MUX_PCA_ADDR_PRI 0x77 |
| 45 | #define I2C_MUX_PCA_ADDR_SEC 0x76 /* Secondary multiplexer */ |
| 46 | #define I2C_RETIMER_ADDR 0x18 |
| 47 | #define I2C_MUX_CH_DEFAULT 0x8 |
| 48 | #define I2C_MUX_CH_CH7301 0xC |
| 49 | #define I2C_MUX_CH5 0xD |
| 50 | #define I2C_MUX_CH7 0xF |
| 51 | |
| 52 | #define I2C_MUX_CH_VOL_MONITOR 0xa |
| 53 | |
| 54 | /* |
| 55 | * RTC configuration |
| 56 | */ |
| 57 | #define RTC |
| 58 | #define CONFIG_RTC_PCF8563 1 |
| 59 | #define CONFIG_SYS_I2C_RTC_ADDR 0x51 /* Channel 3*/ |
| 60 | #define CONFIG_CMD_DATE |
| 61 | |
| 62 | /* EEPROM */ |
| 63 | #define CONFIG_ID_EEPROM |
| 64 | #define CONFIG_CMD_EEPROM |
| 65 | #define CONFIG_SYS_I2C_EEPROM_NXID |
| 66 | #define CONFIG_SYS_EEPROM_BUS_NUM 0 |
| 67 | #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 |
| 68 | #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 |
| 69 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3 |
| 70 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5 |
| 71 | |
| 72 | |
| 73 | /* Voltage monitor on channel 2*/ |
| 74 | #define I2C_VOL_MONITOR_ADDR 0x40 |
| 75 | #define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2 |
| 76 | #define I2C_VOL_MONITOR_BUS_V_OVF 0x1 |
| 77 | #define I2C_VOL_MONITOR_BUS_V_SHIFT 3 |
| 78 | |
| 79 | /* DSPI */ |
| 80 | #define CONFIG_FSL_DSPI1 |
| 81 | #define CONFIG_DEFAULT_SPI_BUS 1 |
| 82 | |
| 83 | #define CONFIG_CMD_SPI |
| 84 | #define MMAP_DSPI DSPI1_BASE_ADDR |
| 85 | |
| 86 | #define CONFIG_SYS_DSPI_CTAR0 1 |
| 87 | |
| 88 | #define CONFIG_SYS_DSPI_CTAR1 (DSPI_CTAR_TRSZ(7) | DSPI_CTAR_PCSSCK_1CLK |\ |
| 89 | DSPI_CTAR_PASC(0) | DSPI_CTAR_PDT(0) | \ |
| 90 | DSPI_CTAR_CSSCK(2) | DSPI_CTAR_ASC(0) | \ |
| 91 | DSPI_CTAR_DT(0)) |
| 92 | #define CONFIG_SPI_FLASH_SST /* cs1 */ |
| 93 | |
| 94 | #define CONFIG_SYS_DSPI_CTAR2 (DSPI_CTAR_TRSZ(7) | DSPI_CTAR_PCSSCK_1CLK |\ |
| 95 | DSPI_CTAR_PASC(0) | DSPI_CTAR_PDT(0) | \ |
| 96 | DSPI_CTAR_CSSCK(0) | DSPI_CTAR_ASC(0) | \ |
| 97 | DSPI_CTAR_DT(0)) |
| 98 | #define CONFIG_SPI_FLASH_STMICRO /* cs2 */ |
| 99 | |
| 100 | #define CONFIG_SYS_DSPI_CTAR3 (DSPI_CTAR_TRSZ(7) | DSPI_CTAR_PCSSCK_1CLK |\ |
| 101 | DSPI_CTAR_PASC(0) | DSPI_CTAR_PDT(0) | \ |
| 102 | DSPI_CTAR_CSSCK(2) | DSPI_CTAR_ASC(0) | \ |
| 103 | DSPI_CTAR_DT(0)) |
| 104 | #define CONFIG_SPI_FLASH_EON /* cs3 */ |
| 105 | |
| 106 | #define CONFIG_SF_DEFAULT_SPEED 10000000 |
| 107 | #define CONFIG_SF_DEFAULT_MODE SPI_MODE_0 |
| 108 | #define CONFIG_SF_DEFAULT_BUS 1 |
| 109 | #define CONFIG_SF_DEFAULT_CS 0 |
| 110 | |
| 111 | /* |
| 112 | * USB |
| 113 | */ |
| 114 | /* EHCI Support - disbaled by default */ |
| 115 | /*#define CONFIG_HAS_FSL_DR_USB*/ |
| 116 | |
| 117 | #ifdef CONFIG_HAS_FSL_DR_USB |
| 118 | #define CONFIG_USB_EHCI |
| 119 | #define CONFIG_USB_EHCI_FSL |
| 120 | #define CONFIG_EHCI_HCD_INIT_AFTER_RESET |
| 121 | #endif |
| 122 | |
| 123 | /*XHCI Support - enabled by default*/ |
| 124 | #define CONFIG_HAS_FSL_XHCI_USB |
| 125 | |
| 126 | #ifdef CONFIG_HAS_FSL_XHCI_USB |
Prabhakar Kushwaha | 5543250 | 2016-06-03 18:41:34 +0530 | [diff] [blame] | 127 | #define CONFIG_USB_XHCI_FSL |
Prabhakar Kushwaha | 5543250 | 2016-06-03 18:41:34 +0530 | [diff] [blame] | 128 | #define CONFIG_USB_MAX_CONTROLLER_COUNT 1 |
| 129 | #define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 2 |
Prabhakar Kushwaha | 5543250 | 2016-06-03 18:41:34 +0530 | [diff] [blame] | 130 | #endif |
| 131 | |
| 132 | /* MMC */ |
| 133 | #define CONFIG_MMC |
| 134 | #ifdef CONFIG_MMC |
| 135 | #define CONFIG_FSL_ESDHC |
| 136 | #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33 |
| 137 | #define CONFIG_GENERIC_MMC |
| 138 | #define CONFIG_DOS_PARTITION |
| 139 | #endif |
| 140 | |
| 141 | /* SATA */ |
| 142 | #define CONFIG_LIBATA |
| 143 | #define CONFIG_SCSI |
| 144 | #define CONFIG_SCSI_AHCI |
| 145 | #define CONFIG_SCSI_AHCI_PLAT |
| 146 | #define CONFIG_CMD_SCSI |
| 147 | #define CONFIG_DOS_PARTITION |
| 148 | #define CONFIG_BOARD_LATE_INIT |
| 149 | |
| 150 | #define CONFIG_SYS_SATA AHCI_BASE_ADDR |
| 151 | |
| 152 | #define CONFIG_SYS_SCSI_MAX_SCSI_ID 1 |
| 153 | #define CONFIG_SYS_SCSI_MAX_LUN 1 |
| 154 | #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \ |
| 155 | CONFIG_SYS_SCSI_MAX_LUN) |
| 156 | #define CONFIG_PCI /* Enable PCI/PCIE */ |
| 157 | #define CONFIG_PCIE1 /* PCIE controller 1 */ |
| 158 | #define CONFIG_PCIE_LAYERSCAPE /* Use common FSL Layerscape PCIe code */ |
| 159 | #define FSL_PCIE_COMPAT "fsl,ls1043a-pcie" |
| 160 | |
| 161 | #define CONFIG_SYS_PCI_64BIT |
| 162 | |
| 163 | #define CONFIG_SYS_PCIE_CFG0_PHYS_OFF 0x00000000 |
| 164 | #define CONFIG_SYS_PCIE_CFG0_SIZE 0x00001000 /* 4k */ |
| 165 | #define CONFIG_SYS_PCIE_CFG1_PHYS_OFF 0x00001000 |
| 166 | #define CONFIG_SYS_PCIE_CFG1_SIZE 0x00001000 /* 4k */ |
| 167 | |
| 168 | #define CONFIG_SYS_PCIE_IO_BUS 0x00000000 |
| 169 | #define CONFIG_SYS_PCIE_IO_PHYS_OFF 0x00010000 |
| 170 | #define CONFIG_SYS_PCIE_IO_SIZE 0x00010000 /* 64k */ |
| 171 | |
| 172 | #define CONFIG_SYS_PCIE_MEM_BUS 0x08000000 |
| 173 | #define CONFIG_SYS_PCIE_MEM_PHYS_OFF 0x04000000 |
| 174 | #define CONFIG_SYS_PCIE_MEM_SIZE 0x80000000 /* 128M */ |
| 175 | |
| 176 | #define CONFIG_NET_MULTI |
| 177 | #define CONFIG_PCI_PNP |
| 178 | #define CONFIG_PCI_SCAN_SHOW |
| 179 | #define CONFIG_CMD_PCI |
| 180 | |
| 181 | #define CONFIG_CMD_MEMINFO |
| 182 | #define CONFIG_CMD_MEMTEST |
| 183 | #define CONFIG_SYS_MEMTEST_START 0x80000000 |
| 184 | #define CONFIG_SYS_MEMTEST_END 0x9fffffff |
| 185 | |
| 186 | #define CONFIG_MISC_INIT_R |
| 187 | |
| 188 | #endif /* __LS1012AQDS_H__ */ |