blob: 789c62b138efc8b008947e9cc897a30e21d03911 [file] [log] [blame]
Jon Loeliger77a4f6e2005-07-25 14:05:07 -05001/*
Kumar Galaad4e9d42011-01-04 17:57:59 -06002 * Copyright 2004, 2007, 2010-2011 Freescale Semiconductor.
Jon Loeliger77a4f6e2005-07-25 14:05:07 -05003 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Jon Loeliger77a4f6e2005-07-25 14:05:07 -05005 */
6
7/*
8 * mpc8548cds board configuration file
9 *
10 * Please refer to doc/README.mpc85xxcds for more info.
11 *
12 */
13#ifndef __CONFIG_H
14#define __CONFIG_H
15
York Sun80bd6612015-08-18 12:35:52 -070016#define CONFIG_DISPLAY_BOARDINFO
17
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050018/* High Level Configuration Options */
19#define CONFIG_BOOKE 1 /* BOOKE */
20#define CONFIG_E500 1 /* BOOKE e500 family */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050021#define CONFIG_MPC8548 1 /* MPC8548 specific */
22#define CONFIG_MPC8548CDS 1 /* MPC8548CDS board specific */
23
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020024#ifndef CONFIG_SYS_TEXT_BASE
25#define CONFIG_SYS_TEXT_BASE 0xfff80000
26#endif
27
Kumar Galaad4e9d42011-01-04 17:57:59 -060028#define CONFIG_SYS_SRIO
29#define CONFIG_SRIO1 /* SRIO port 1 */
30
Ed Swarthout95ae0a02007-07-27 01:50:52 -050031#define CONFIG_PCI /* enable any pci type devices */
32#define CONFIG_PCI1 /* PCI controller 1 */
Robert P. J. Daya8099812016-05-03 19:52:49 -040033#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
Ed Swarthout95ae0a02007-07-27 01:50:52 -050034#undef CONFIG_PCI2
35#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Gabor Juhosb4458732013-05-30 07:06:12 +000036#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Kumar Gala93166d22007-12-07 12:17:34 -060037#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
Kumar Gala7738d5c2008-10-21 11:33:58 -050038#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Ed Swarthout95ae0a02007-07-27 01:50:52 -050039
40#define CONFIG_TSEC_ENET /* tsec ethernet support */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050041#define CONFIG_ENV_OVERWRITE
Ed Swarthout95ae0a02007-07-27 01:50:52 -050042#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
Kumar Gala35b2b092008-01-16 01:45:10 -060043#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050044
Jon Loeliger6bcdb402008-03-19 15:02:07 -050045#define CONFIG_FSL_VIA
Jon Loeliger6bcdb402008-03-19 15:02:07 -050046
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050047#ifndef __ASSEMBLY__
48extern unsigned long get_clock_freq(void);
49#endif
50#define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */
51
52/*
53 * These can be toggled for performance analysis, otherwise use default.
54 */
Ed Swarthout95ae0a02007-07-27 01:50:52 -050055#define CONFIG_L2_CACHE /* toggle L2 cache */
56#define CONFIG_BTB /* toggle branch predition */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050057
58/*
59 * Only possible on E500 Version 2 or newer cores.
60 */
61#define CONFIG_ENABLE_36BIT_PHYS 1
62
chenhui zhaoa9dd52d2011-10-13 13:41:00 +080063#ifdef CONFIG_PHYS_64BIT
64#define CONFIG_ADDR_MAP
65#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
66#endif
67
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020068#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
69#define CONFIG_SYS_MEMTEST_END 0x00400000
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050070
Timur Tabid8f341c2011-08-04 18:03:41 -050071#define CONFIG_SYS_CCSRBAR 0xe0000000
72#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050073
Jon Loeligerc378bae2008-03-18 13:51:06 -050074/* DDR Setup */
York Sunf0626592013-09-30 09:22:09 -070075#define CONFIG_SYS_FSL_DDR2
Jon Loeligerc378bae2008-03-18 13:51:06 -050076#undef CONFIG_FSL_DDR_INTERACTIVE
77#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
78#define CONFIG_DDR_SPD
Jon Loeligerc378bae2008-03-18 13:51:06 -050079
chenhui zhao3560dbd2011-09-06 16:41:19 +000080#define CONFIG_DDR_ECC
Dave Liud3ca1242008-10-28 17:53:38 +080081#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
Jon Loeligerc378bae2008-03-18 13:51:06 -050082#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
83
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020084#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
85#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050086
Jon Loeligerc378bae2008-03-18 13:51:06 -050087#define CONFIG_NUM_DDR_CONTROLLERS 1
88#define CONFIG_DIMM_SLOTS_PER_CTLR 1
89#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050090
Jon Loeligerc378bae2008-03-18 13:51:06 -050091/* I2C addresses of SPD EEPROMs */
92#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
93
94/* Make sure required options are set */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050095#ifndef CONFIG_SPD_EEPROM
96#error ("CONFIG_SPD_EEPROM is required")
97#endif
98
99#undef CONFIG_CLOCKS_IN_MHZ
chenhui zhaoe97171e2011-10-13 13:40:59 +0800100/*
101 * Physical Address Map
102 *
103 * 32bit:
104 * 0x0000_0000 0x7fff_ffff DDR 2G cacheable
105 * 0x8000_0000 0x9fff_ffff PCI1 MEM 512M cacheable
106 * 0xa000_0000 0xbfff_ffff PCIe MEM 512M cacheable
107 * 0xc000_0000 0xdfff_ffff RapidIO 512M cacheable
108 * 0xe000_0000 0xe00f_ffff CCSR 1M non-cacheable
109 * 0xe200_0000 0xe20f_ffff PCI1 IO 1M non-cacheable
110 * 0xe300_0000 0xe30f_ffff PCIe IO 1M non-cacheable
111 * 0xf000_0000 0xf3ff_ffff SDRAM 64M cacheable
112 * 0xf800_0000 0xf80f_ffff NVRAM/CADMUS 1M non-cacheable
113 * 0xff00_0000 0xff7f_ffff FLASH (2nd bank) 8M non-cacheable
114 * 0xff80_0000 0xffff_ffff FLASH (boot bank) 8M non-cacheable
115 *
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800116 * 36bit:
117 * 0x00000_0000 0x07fff_ffff DDR 2G cacheable
118 * 0xc0000_0000 0xc1fff_ffff PCI1 MEM 512M cacheable
119 * 0xc2000_0000 0xc3fff_ffff PCIe MEM 512M cacheable
120 * 0xc4000_0000 0xc5fff_ffff RapidIO 512M cacheable
121 * 0xfe000_0000 0xfe00f_ffff CCSR 1M non-cacheable
122 * 0xfe200_0000 0xfe20f_ffff PCI1 IO 1M non-cacheable
123 * 0xfe300_0000 0xfe30f_ffff PCIe IO 1M non-cacheable
124 * 0xff000_0000 0xff3ff_ffff SDRAM 64M cacheable
125 * 0xff800_0000 0xff80f_ffff NVRAM/CADMUS 1M non-cacheable
126 * 0xfff00_0000 0xfff7f_ffff FLASH (2nd bank) 8M non-cacheable
127 * 0xfff80_0000 0xfffff_ffff FLASH (boot bank) 8M non-cacheable
128 *
chenhui zhaoe97171e2011-10-13 13:40:59 +0800129 */
130
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500131/*
132 * Local Bus Definitions
133 */
134
135/*
136 * FLASH on the Local Bus
137 * Two banks, 8M each, using the CFI driver.
138 * Boot from BR0/OR0 bank at 0xff00_0000
139 * Alternate BR1/OR1 bank at 0xff80_0000
140 *
141 * BR0, BR1:
142 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
143 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
144 * Port Size = 16 bits = BRx[19:20] = 10
145 * Use GPCM = BRx[24:26] = 000
146 * Valid = BRx[31] = 1
147 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500148 * 0 4 8 12 16 20 24 28
149 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
150 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500151 *
152 * OR0, OR1:
153 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
154 * Reserved ORx[17:18] = 11, confusion here?
155 * CSNT = ORx[20] = 1
156 * ACS = half cycle delay = ORx[21:22] = 11
157 * SCY = 6 = ORx[24:27] = 0110
158 * TRLX = use relaxed timing = ORx[29] = 1
159 * EAD = use external address latch delay = OR[31] = 1
160 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500161 * 0 4 8 12 16 20 24 28
162 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500163 */
164
chenhui zhaoe97171e2011-10-13 13:40:59 +0800165#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800166#ifdef CONFIG_PHYS_64BIT
167#define CONFIG_SYS_FLASH_BASE_PHYS 0xfff000000ull
168#else
chenhui zhaoe97171e2011-10-13 13:40:59 +0800169#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800170#endif
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500171
chenhui zhaoe97171e2011-10-13 13:40:59 +0800172#define CONFIG_SYS_BR0_PRELIM \
Timur Tabib56570c2012-07-06 07:39:26 +0000173 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x800000) | BR_PS_16 | BR_V)
chenhui zhaoe97171e2011-10-13 13:40:59 +0800174#define CONFIG_SYS_BR1_PRELIM \
175 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500176
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200177#define CONFIG_SYS_OR0_PRELIM 0xff806e65
178#define CONFIG_SYS_OR1_PRELIM 0xff806e65
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500179
chenhui zhaoe97171e2011-10-13 13:40:59 +0800180#define CONFIG_SYS_FLASH_BANKS_LIST \
181 {CONFIG_SYS_FLASH_BASE_PHYS + 0x800000, CONFIG_SYS_FLASH_BASE_PHYS}
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200182#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
183#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
184#undef CONFIG_SYS_FLASH_CHECKSUM
185#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
186#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500187
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200188#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500189
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200190#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200191#define CONFIG_SYS_FLASH_CFI
192#define CONFIG_SYS_FLASH_EMPTY_INFO
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500193
chenhui zhao3560dbd2011-09-06 16:41:19 +0000194#define CONFIG_HWCONFIG /* enable hwconfig */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500195
196/*
197 * SDRAM on the Local Bus
198 */
chenhui zhaoe97171e2011-10-13 13:40:59 +0800199#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800200#ifdef CONFIG_PHYS_64BIT
201#define CONFIG_SYS_LBC_SDRAM_BASE_PHYS 0xff0000000ull
202#else
chenhui zhaoe97171e2011-10-13 13:40:59 +0800203#define CONFIG_SYS_LBC_SDRAM_BASE_PHYS CONFIG_SYS_LBC_SDRAM_BASE
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800204#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200205#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500206
207/*
208 * Base Register 2 and Option Register 2 configure SDRAM.
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200209 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500210 *
211 * For BR2, need:
212 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
213 * port-size = 32-bits = BR2[19:20] = 11
214 * no parity checking = BR2[21:22] = 00
215 * SDRAM for MSEL = BR2[24:26] = 011
216 * Valid = BR[31] = 1
217 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500218 * 0 4 8 12 16 20 24 28
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500219 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
220 *
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200221 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500222 * FIXME: the top 17 bits of BR2.
223 */
224
chenhui zhaoe97171e2011-10-13 13:40:59 +0800225#define CONFIG_SYS_BR2_PRELIM \
226 (BR_PHYS_ADDR(CONFIG_SYS_LBC_SDRAM_BASE_PHYS) \
227 | BR_PS_32 | (3<<BR_MSEL_SHIFT) | BR_V)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500228
229/*
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200230 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500231 *
232 * For OR2, need:
233 * 64MB mask for AM, OR2[0:7] = 1111 1100
234 * XAM, OR2[17:18] = 11
235 * 9 columns OR2[19-21] = 010
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500236 * 13 rows OR2[23-25] = 100
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500237 * EAD set for extra time OR[31] = 1
238 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500239 * 0 4 8 12 16 20 24 28
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500240 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
241 */
242
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200243#define CONFIG_SYS_OR2_PRELIM 0xfc006901
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500244
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200245#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
246#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
247#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
248#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500249
250/*
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500251 * Common settings for all Local Bus SDRAM commands.
252 * At run time, either BSMA1516 (for CPU 1.1)
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500253 * or BSMA1617 (for CPU 1.0) (old)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500254 * is OR'ed in too.
255 */
Kumar Gala727c6a62009-03-26 01:34:38 -0500256#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
257 | LSDMR_PRETOACT7 \
258 | LSDMR_ACTTORW7 \
259 | LSDMR_BL8 \
260 | LSDMR_WRC4 \
261 | LSDMR_CL3 \
262 | LSDMR_RFEN \
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500263 )
264
265/*
266 * The CADMUS registers are connected to CS3 on CDS.
267 * The new memory map places CADMUS at 0xf8000000.
268 *
269 * For BR3, need:
270 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
271 * port-size = 8-bits = BR[19:20] = 01
272 * no parity checking = BR[21:22] = 00
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500273 * GPMC for MSEL = BR[24:26] = 000
274 * Valid = BR[31] = 1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500275 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500276 * 0 4 8 12 16 20 24 28
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500277 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
278 *
279 * For OR3, need:
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500280 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500281 * disable buffer ctrl OR[19] = 0
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500282 * CSNT OR[20] = 1
283 * ACS OR[21:22] = 11
284 * XACS OR[23] = 1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500285 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500286 * SETA OR[28] = 0
287 * TRLX OR[29] = 1
288 * EHTR OR[30] = 1
289 * EAD extra time OR[31] = 1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500290 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500291 * 0 4 8 12 16 20 24 28
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500292 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
293 */
294
Jon Loeliger6bcdb402008-03-19 15:02:07 -0500295#define CONFIG_FSL_CADMUS
296
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500297#define CADMUS_BASE_ADDR 0xf8000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800298#ifdef CONFIG_PHYS_64BIT
299#define CADMUS_BASE_ADDR_PHYS 0xff8000000ull
300#else
chenhui zhaoe97171e2011-10-13 13:40:59 +0800301#define CADMUS_BASE_ADDR_PHYS CADMUS_BASE_ADDR
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800302#endif
chenhui zhaoe97171e2011-10-13 13:40:59 +0800303#define CONFIG_SYS_BR3_PRELIM \
304 (BR_PHYS_ADDR(CADMUS_BASE_ADDR_PHYS) | BR_PS_8 | BR_V)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200305#define CONFIG_SYS_OR3_PRELIM 0xfff00ff7
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500306
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200307#define CONFIG_SYS_INIT_RAM_LOCK 1
308#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200309#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500310
Wolfgang Denk0191e472010-10-26 14:34:52 +0200311#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200312#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500313
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200314#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
chenhui zhao3560dbd2011-09-06 16:41:19 +0000315#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500316
317/* Serial Port */
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500318#define CONFIG_CONS_INDEX 2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200319#define CONFIG_SYS_NS16550_SERIAL
320#define CONFIG_SYS_NS16550_REG_SIZE 1
321#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500322
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200323#define CONFIG_SYS_BAUDRATE_TABLE \
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500324 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
325
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200326#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
327#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500328
Jon Loeliger43d818f2006-10-20 15:50:15 -0500329/*
330 * I2C
331 */
Heiko Schocherf2850742012-10-24 13:48:22 +0200332#define CONFIG_SYS_I2C
333#define CONFIG_SYS_I2C_FSL
334#define CONFIG_SYS_FSL_I2C_SPEED 400000
335#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
336#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
337#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500338
Timur Tabi0b87d3f2008-07-18 16:52:23 +0200339/* EEPROM */
340#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200341#define CONFIG_SYS_I2C_EEPROM_CCID
342#define CONFIG_SYS_ID_EEPROM
343#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
344#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
Timur Tabi0b87d3f2008-07-18 16:52:23 +0200345
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500346/*
347 * General PCI
Sergei Shtylyov6ffad932006-12-27 22:07:15 +0300348 * Memory space is mapped 1-1, but I/O space must start from 0.
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500349 */
Kumar Galaef43b6e2008-12-02 16:08:39 -0600350#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800351#ifdef CONFIG_PHYS_64BIT
352#define CONFIG_SYS_PCI1_MEM_BUS 0xe0000000
353#define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull
354#else
Kumar Gala3fe80872008-12-02 16:08:36 -0600355#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600356#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800357#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200358#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600359#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
Kumar Gala64bb6d12008-12-02 16:08:37 -0600360#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800361#ifdef CONFIG_PHYS_64BIT
362#define CONFIG_SYS_PCI1_IO_PHYS 0xfe2000000ull
363#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200364#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800365#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200366#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500367
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500368#ifdef CONFIG_PCIE1
Kumar Galaac799852010-12-17 10:21:22 -0600369#define CONFIG_SYS_PCIE1_NAME "Slot"
Kumar Galaef43b6e2008-12-02 16:08:39 -0600370#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800371#ifdef CONFIG_PHYS_64BIT
372#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
373#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc20000000ull
374#else
Kumar Gala3fe80872008-12-02 16:08:36 -0600375#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600376#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800377#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200378#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600379#define CONFIG_SYS_PCIE1_IO_VIRT 0xe3000000
Kumar Gala64bb6d12008-12-02 16:08:37 -0600380#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800381#ifdef CONFIG_PHYS_64BIT
382#define CONFIG_SYS_PCIE1_IO_PHYS 0xfe3000000ull
383#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200384#define CONFIG_SYS_PCIE1_IO_PHYS 0xe3000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800385#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200386#define CONFIG_SYS_PCIE1_IO_SIZE 0x00100000 /* 1M */
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500387#endif
Zang Roy-r61911a5f77dc2006-12-14 14:14:55 +0800388
389/*
390 * RapidIO MMU
391 */
chenhui zhaoe97171e2011-10-13 13:40:59 +0800392#define CONFIG_SYS_SRIO1_MEM_VIRT 0xc0000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800393#ifdef CONFIG_PHYS_64BIT
394#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc40000000ull
395#else
chenhui zhaoe97171e2011-10-13 13:40:59 +0800396#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc0000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800397#endif
Kumar Galaad4e9d42011-01-04 17:57:59 -0600398#define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 512M */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500399
Randy Vinson1dfd6d92007-02-27 19:42:22 -0700400#ifdef CONFIG_LEGACY
401#define BRIDGE_ID 17
402#define VIA_ID 2
403#else
404#define BRIDGE_ID 28
405#define VIA_ID 4
406#endif
407
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500408#if defined(CONFIG_PCI)
409
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500410#define CONFIG_PCI_PNP /* do pci plug-and-play */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500411
412#undef CONFIG_EEPRO100
413#undef CONFIG_TULIP
414
chenhui zhao3560dbd2011-09-06 16:41:19 +0000415#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500416
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500417#endif /* CONFIG_PCI */
418
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500419#if defined(CONFIG_TSEC_ENET)
420
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500421#define CONFIG_MII 1 /* MII PHY management */
Kim Phillips177e58f2007-05-16 16:52:19 -0500422#define CONFIG_TSEC1 1
423#define CONFIG_TSEC1_NAME "eTSEC0"
424#define CONFIG_TSEC2 1
425#define CONFIG_TSEC2_NAME "eTSEC1"
426#define CONFIG_TSEC3 1
427#define CONFIG_TSEC3_NAME "eTSEC2"
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500428#define CONFIG_TSEC4
Kim Phillips177e58f2007-05-16 16:52:19 -0500429#define CONFIG_TSEC4_NAME "eTSEC3"
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500430#undef CONFIG_MPC85XX_FEC
431
chenhui zhaod1077b62011-09-06 16:41:18 +0000432#define CONFIG_PHY_MARVELL
433
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500434#define TSEC1_PHY_ADDR 0
435#define TSEC2_PHY_ADDR 1
436#define TSEC3_PHY_ADDR 2
437#define TSEC4_PHY_ADDR 3
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500438
439#define TSEC1_PHYIDX 0
440#define TSEC2_PHYIDX 0
441#define TSEC3_PHYIDX 0
442#define TSEC4_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500443#define TSEC1_FLAGS TSEC_GIGABIT
444#define TSEC2_FLAGS TSEC_GIGABIT
445#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
446#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500447
448/* Options are: eTSEC[0-3] */
449#define CONFIG_ETHPRIME "eTSEC0"
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500450#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500451#endif /* CONFIG_TSEC_ENET */
452
453/*
454 * Environment
455 */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200456#define CONFIG_ENV_IS_IN_FLASH 1
chenhui zhao3560dbd2011-09-06 16:41:19 +0000457#if CONFIG_SYS_MONITOR_BASE > 0xfff80000
458#define CONFIG_ENV_ADDR 0xfff80000
459#else
460#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
461#endif
462#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K for env */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200463#define CONFIG_ENV_SIZE 0x2000
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500464
465#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200466#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500467
Jon Loeligere63319f2007-06-13 13:22:08 -0500468/*
Jon Loeligered26c742007-07-10 09:10:49 -0500469 * BOOTP options
470 */
471#define CONFIG_BOOTP_BOOTFILESIZE
472#define CONFIG_BOOTP_BOOTPATH
473#define CONFIG_BOOTP_GATEWAY
474#define CONFIG_BOOTP_HOSTNAME
475
Jon Loeligered26c742007-07-10 09:10:49 -0500476/*
Jon Loeligere63319f2007-06-13 13:22:08 -0500477 * Command line configuration.
478 */
Kumar Gala489675d2008-09-22 23:40:42 -0500479#define CONFIG_CMD_IRQ
Becky Bruceee888da2010-06-17 11:37:25 -0500480#define CONFIG_CMD_REGINFO
Jon Loeligere63319f2007-06-13 13:22:08 -0500481
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500482#if defined(CONFIG_PCI)
Jon Loeligere63319f2007-06-13 13:22:08 -0500483 #define CONFIG_CMD_PCI
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500484#endif
Jon Loeligere63319f2007-06-13 13:22:08 -0500485
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500486#undef CONFIG_WATCHDOG /* watchdog disabled */
487
488/*
489 * Miscellaneous configurable options
490 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200491#define CONFIG_SYS_LONGHELP /* undef to save memory */
Kim Phillipsf7758c12010-07-14 19:47:18 -0500492#define CONFIG_CMDLINE_EDITING /* Command-line editing */
493#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200494#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Jon Loeligere63319f2007-06-13 13:22:08 -0500495#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200496#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500497#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200498#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500499#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200500#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
501#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
502#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500503
504/*
505 * For booting Linux, the board info and command line data
Kumar Gala39ffcc12011-04-28 10:13:41 -0500506 * have to be in the first 64 MB of memory, since this is
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500507 * the maximum mapped by the Linux kernel during initialization.
508 */
Kumar Gala39ffcc12011-04-28 10:13:41 -0500509#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
510#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500511
Jon Loeligere63319f2007-06-13 13:22:08 -0500512#if defined(CONFIG_CMD_KGDB)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500513#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500514#endif
515
516/*
517 * Environment Configuration
518 */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500519#if defined(CONFIG_TSEC_ENET)
Andy Fleming458c3892007-08-16 16:35:02 -0500520#define CONFIG_HAS_ETH0
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500521#define CONFIG_HAS_ETH1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500522#define CONFIG_HAS_ETH2
Andy Fleming239e75f2006-09-13 10:34:18 -0500523#define CONFIG_HAS_ETH3
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500524#endif
525
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500526#define CONFIG_IPADDR 192.168.1.253
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500527
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500528#define CONFIG_HOSTNAME unknown
Joe Hershberger257ff782011-10-13 13:03:47 +0000529#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000530#define CONFIG_BOOTFILE "8548cds/uImage.uboot"
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500531#define CONFIG_UBOOTPATH 8548cds/u-boot.bin /* TFTP server */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500532
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500533#define CONFIG_SERVERIP 192.168.1.1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500534#define CONFIG_GATEWAYIP 192.168.1.1
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500535#define CONFIG_NETMASK 255.255.255.0
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500536
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500537#define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500538
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500539#undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500540
541#define CONFIG_BAUDRATE 115200
542
chenhui zhao3560dbd2011-09-06 16:41:19 +0000543#define CONFIG_EXTRA_ENV_SETTINGS \
544 "hwconfig=fsl_ddr:ecc=off\0" \
545 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200546 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
chenhui zhao3560dbd2011-09-06 16:41:19 +0000547 "tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200548 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
549 " +$filesize; " \
550 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
551 " +$filesize; " \
552 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
553 " $filesize; " \
554 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
555 " +$filesize; " \
556 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
557 " $filesize\0" \
chenhui zhao3560dbd2011-09-06 16:41:19 +0000558 "consoledev=ttyS1\0" \
559 "ramdiskaddr=2000000\0" \
560 "ramdiskfile=ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500561 "fdtaddr=1e00000\0" \
chenhui zhao3560dbd2011-09-06 16:41:19 +0000562 "fdtfile=mpc8548cds.dtb\0"
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500563
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500564#define CONFIG_NFSBOOTCOMMAND \
565 "setenv bootargs root=/dev/nfs rw " \
566 "nfsroot=$serverip:$rootpath " \
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500567 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500568 "console=$consoledev,$baudrate $othbootargs;" \
569 "tftp $loadaddr $bootfile;" \
Ed Swarthoutf66cbc82007-08-21 09:38:59 -0500570 "tftp $fdtaddr $fdtfile;" \
571 "bootm $loadaddr - $fdtaddr"
Andy Fleming7243f972006-09-13 10:33:35 -0500572
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500573#define CONFIG_RAMBOOTCOMMAND \
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500574 "setenv bootargs root=/dev/ram rw " \
575 "console=$consoledev,$baudrate $othbootargs;" \
576 "tftp $ramdiskaddr $ramdiskfile;" \
577 "tftp $loadaddr $bootfile;" \
Ed Swarthoutf66cbc82007-08-21 09:38:59 -0500578 "tftp $fdtaddr $fdtfile;" \
579 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500580
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500581#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500582
583#endif /* __CONFIG_H */