blob: 76251fde57cc5ced61aedb6e07d37ad0eef1aeec [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Mingkai Hueee86ff2015-10-26 19:47:52 +08002/*
3 * Copyright 2015 Freescale Semiconductor
Camelia Grozaa1c46992022-07-28 17:28:11 +03004 * Copyright 2022 NXP
Mingkai Hueee86ff2015-10-26 19:47:52 +08005 */
6
7#ifndef __LS1043ARDB_H__
8#define __LS1043ARDB_H__
9
10#include "ls1043a_common.h"
11
Mingkai Hueee86ff2015-10-26 19:47:52 +080012/* Physical Memory Map */
Mingkai Hueee86ff2015-10-26 19:47:52 +080013
Hou Zhiqianga43c3ac2017-02-06 11:29:00 +080014#ifndef CONFIG_SPL
Mingkai Hueee86ff2015-10-26 19:47:52 +080015#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
York Sun9a577292017-09-28 08:42:13 -070016#endif
Mingkai Hueee86ff2015-10-26 19:47:52 +080017
18/*
19 * NOR Flash Definitions
20 */
Tom Rini7b577ba2022-11-16 13:10:25 -050021#define CFG_SYS_NOR_CSPR_EXT (0x0)
22#define CFG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
23#define CFG_SYS_NOR_CSPR \
Mingkai Hueee86ff2015-10-26 19:47:52 +080024 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
25 CSPR_PORT_SIZE_16 | \
26 CSPR_MSEL_NOR | \
27 CSPR_V)
28
29/* NOR Flash Timing Params */
Tom Rini7b577ba2022-11-16 13:10:25 -050030#define CFG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
Mingkai Hueee86ff2015-10-26 19:47:52 +080031 CSOR_NOR_TRHZ_80)
Tom Rini7b577ba2022-11-16 13:10:25 -050032#define CFG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x1) | \
Mingkai Hueee86ff2015-10-26 19:47:52 +080033 FTIM0_NOR_TEADC(0x1) | \
34 FTIM0_NOR_TAVDS(0x0) | \
35 FTIM0_NOR_TEAHC(0xc))
Tom Rini7b577ba2022-11-16 13:10:25 -050036#define CFG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x1c) | \
Mingkai Hueee86ff2015-10-26 19:47:52 +080037 FTIM1_NOR_TRAD_NOR(0xb) | \
38 FTIM1_NOR_TSEQRAD_NOR(0x9))
Tom Rini7b577ba2022-11-16 13:10:25 -050039#define CFG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x1) | \
Mingkai Hueee86ff2015-10-26 19:47:52 +080040 FTIM2_NOR_TCH(0x4) | \
41 FTIM2_NOR_TWPH(0x8) | \
42 FTIM2_NOR_TWP(0x10))
Tom Rini7b577ba2022-11-16 13:10:25 -050043#define CFG_SYS_NOR_FTIM3 0
Mingkai Hueee86ff2015-10-26 19:47:52 +080044#define CONFIG_SYS_IFC_CCR 0x01000000
45
Mingkai Hueee86ff2015-10-26 19:47:52 +080046#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS }
47
Mingkai Hueee86ff2015-10-26 19:47:52 +080048#define CONFIG_SYS_WRITE_SWAPPED_DATA
49
50/*
51 * NAND Flash Definitions
52 */
Mingkai Hueee86ff2015-10-26 19:47:52 +080053
Tom Rinib4213492022-11-12 17:36:51 -050054#define CFG_SYS_NAND_BASE 0x7e800000
55#define CFG_SYS_NAND_BASE_PHYS CFG_SYS_NAND_BASE
Mingkai Hueee86ff2015-10-26 19:47:52 +080056
Tom Rinib4213492022-11-12 17:36:51 -050057#define CFG_SYS_NAND_CSPR_EXT (0x0)
58#define CFG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CFG_SYS_NAND_BASE_PHYS) \
Mingkai Hueee86ff2015-10-26 19:47:52 +080059 | CSPR_PORT_SIZE_8 \
60 | CSPR_MSEL_NAND \
61 | CSPR_V)
Tom Rinib4213492022-11-12 17:36:51 -050062#define CFG_SYS_NAND_AMASK IFC_AMASK(64*1024)
63#define CFG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
Mingkai Hueee86ff2015-10-26 19:47:52 +080064 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
65 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
66 | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \
67 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
68 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */ \
69 | CSOR_NAND_PB(64)) /* 64 Pages Per Block */
70
Tom Rinib4213492022-11-12 17:36:51 -050071#define CFG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x7) | \
Mingkai Hueee86ff2015-10-26 19:47:52 +080072 FTIM0_NAND_TWP(0x18) | \
73 FTIM0_NAND_TWCHT(0x7) | \
74 FTIM0_NAND_TWH(0xa))
Tom Rinib4213492022-11-12 17:36:51 -050075#define CFG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
Mingkai Hueee86ff2015-10-26 19:47:52 +080076 FTIM1_NAND_TWBE(0x39) | \
77 FTIM1_NAND_TRR(0xe) | \
78 FTIM1_NAND_TRP(0x18))
Tom Rinib4213492022-11-12 17:36:51 -050079#define CFG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0xf) | \
Mingkai Hueee86ff2015-10-26 19:47:52 +080080 FTIM2_NAND_TREH(0xa) | \
81 FTIM2_NAND_TWHRE(0x1e))
Tom Rinib4213492022-11-12 17:36:51 -050082#define CFG_SYS_NAND_FTIM3 0x0
Mingkai Hueee86ff2015-10-26 19:47:52 +080083
Tom Rinib4213492022-11-12 17:36:51 -050084#define CFG_SYS_NAND_BASE_LIST { CFG_SYS_NAND_BASE }
Mingkai Hueee86ff2015-10-26 19:47:52 +080085#define CONFIG_MTD_NAND_VERIFY_WRITE
Mingkai Hueee86ff2015-10-26 19:47:52 +080086
Gong Qianyu8168a0f2015-10-26 19:47:53 +080087#ifdef CONFIG_NAND_BOOT
Tom Rinib4213492022-11-12 17:36:51 -050088#define CFG_SYS_NAND_U_BOOT_SIZE (1024 << 10)
Gong Qianyu8168a0f2015-10-26 19:47:53 +080089#endif
90
Mingkai Hueee86ff2015-10-26 19:47:52 +080091/*
92 * CPLD
93 */
94#define CONFIG_SYS_CPLD_BASE 0x7fb00000
95#define CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
96
97#define CONFIG_SYS_CPLD_CSPR_EXT (0x0)
98#define CONFIG_SYS_CPLD_CSPR (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \
99 CSPR_PORT_SIZE_8 | \
100 CSPR_MSEL_GPCM | \
101 CSPR_V)
102#define CONFIG_SYS_CPLD_AMASK IFC_AMASK(64 * 1024)
103#define CONFIG_SYS_CPLD_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
104 CSOR_NOR_NOR_MODE_AVD_NOR | \
105 CSOR_NOR_TRHZ_80)
106
107/* CPLD Timing parameters for IFC GPCM */
108#define CONFIG_SYS_CPLD_FTIM0 (FTIM0_GPCM_TACSE(0xf) | \
109 FTIM0_GPCM_TEADC(0xf) | \
110 FTIM0_GPCM_TEAHC(0xf))
111#define CONFIG_SYS_CPLD_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
112 FTIM1_GPCM_TRAD(0x3f))
113#define CONFIG_SYS_CPLD_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
114 FTIM2_GPCM_TCH(0xf) | \
115 FTIM2_GPCM_TWP(0xff))
116#define CONFIG_SYS_CPLD_FTIM3 0x0
117
118/* IFC Timing Params */
Rajesh Bhagatb89aed42018-11-05 18:02:44 +0000119#ifdef CONFIG_TFABOOT
Tom Rini7b577ba2022-11-16 13:10:25 -0500120#define CONFIG_SYS_CSPR0_EXT CFG_SYS_NOR_CSPR_EXT
121#define CONFIG_SYS_CSPR0 CFG_SYS_NOR_CSPR
122#define CONFIG_SYS_AMASK0 CFG_SYS_NOR_AMASK
123#define CONFIG_SYS_CSOR0 CFG_SYS_NOR_CSOR
124#define CONFIG_SYS_CS0_FTIM0 CFG_SYS_NOR_FTIM0
125#define CONFIG_SYS_CS0_FTIM1 CFG_SYS_NOR_FTIM1
126#define CONFIG_SYS_CS0_FTIM2 CFG_SYS_NOR_FTIM2
127#define CONFIG_SYS_CS0_FTIM3 CFG_SYS_NOR_FTIM3
Rajesh Bhagatb89aed42018-11-05 18:02:44 +0000128
Tom Rinib4213492022-11-12 17:36:51 -0500129#define CONFIG_SYS_CSPR1_EXT CFG_SYS_NAND_CSPR_EXT
130#define CONFIG_SYS_CSPR1 CFG_SYS_NAND_CSPR
131#define CONFIG_SYS_AMASK1 CFG_SYS_NAND_AMASK
132#define CONFIG_SYS_CSOR1 CFG_SYS_NAND_CSOR
133#define CONFIG_SYS_CS1_FTIM0 CFG_SYS_NAND_FTIM0
134#define CONFIG_SYS_CS1_FTIM1 CFG_SYS_NAND_FTIM1
135#define CONFIG_SYS_CS1_FTIM2 CFG_SYS_NAND_FTIM2
136#define CONFIG_SYS_CS1_FTIM3 CFG_SYS_NAND_FTIM3
Rajesh Bhagatb89aed42018-11-05 18:02:44 +0000137#else
Gong Qianyu8168a0f2015-10-26 19:47:53 +0800138#ifdef CONFIG_NAND_BOOT
Tom Rinib4213492022-11-12 17:36:51 -0500139#define CONFIG_SYS_CSPR0_EXT CFG_SYS_NAND_CSPR_EXT
140#define CONFIG_SYS_CSPR0 CFG_SYS_NAND_CSPR
141#define CONFIG_SYS_AMASK0 CFG_SYS_NAND_AMASK
142#define CONFIG_SYS_CSOR0 CFG_SYS_NAND_CSOR
143#define CONFIG_SYS_CS0_FTIM0 CFG_SYS_NAND_FTIM0
144#define CONFIG_SYS_CS0_FTIM1 CFG_SYS_NAND_FTIM1
145#define CONFIG_SYS_CS0_FTIM2 CFG_SYS_NAND_FTIM2
146#define CONFIG_SYS_CS0_FTIM3 CFG_SYS_NAND_FTIM3
Gong Qianyu8168a0f2015-10-26 19:47:53 +0800147
Tom Rini7b577ba2022-11-16 13:10:25 -0500148#define CONFIG_SYS_CSPR1_EXT CFG_SYS_NOR_CSPR_EXT
149#define CONFIG_SYS_CSPR1 CFG_SYS_NOR_CSPR
150#define CONFIG_SYS_AMASK1 CFG_SYS_NOR_AMASK
151#define CONFIG_SYS_CSOR1 CFG_SYS_NOR_CSOR
152#define CONFIG_SYS_CS1_FTIM0 CFG_SYS_NOR_FTIM0
153#define CONFIG_SYS_CS1_FTIM1 CFG_SYS_NOR_FTIM1
154#define CONFIG_SYS_CS1_FTIM2 CFG_SYS_NOR_FTIM2
155#define CONFIG_SYS_CS1_FTIM3 CFG_SYS_NOR_FTIM3
Gong Qianyu8168a0f2015-10-26 19:47:53 +0800156#else
Tom Rini7b577ba2022-11-16 13:10:25 -0500157#define CONFIG_SYS_CSPR0_EXT CFG_SYS_NOR_CSPR_EXT
158#define CONFIG_SYS_CSPR0 CFG_SYS_NOR_CSPR
159#define CONFIG_SYS_AMASK0 CFG_SYS_NOR_AMASK
160#define CONFIG_SYS_CSOR0 CFG_SYS_NOR_CSOR
161#define CONFIG_SYS_CS0_FTIM0 CFG_SYS_NOR_FTIM0
162#define CONFIG_SYS_CS0_FTIM1 CFG_SYS_NOR_FTIM1
163#define CONFIG_SYS_CS0_FTIM2 CFG_SYS_NOR_FTIM2
164#define CONFIG_SYS_CS0_FTIM3 CFG_SYS_NOR_FTIM3
Mingkai Hueee86ff2015-10-26 19:47:52 +0800165
Tom Rinib4213492022-11-12 17:36:51 -0500166#define CONFIG_SYS_CSPR1_EXT CFG_SYS_NAND_CSPR_EXT
167#define CONFIG_SYS_CSPR1 CFG_SYS_NAND_CSPR
168#define CONFIG_SYS_AMASK1 CFG_SYS_NAND_AMASK
169#define CONFIG_SYS_CSOR1 CFG_SYS_NAND_CSOR
170#define CONFIG_SYS_CS1_FTIM0 CFG_SYS_NAND_FTIM0
171#define CONFIG_SYS_CS1_FTIM1 CFG_SYS_NAND_FTIM1
172#define CONFIG_SYS_CS1_FTIM2 CFG_SYS_NAND_FTIM2
173#define CONFIG_SYS_CS1_FTIM3 CFG_SYS_NAND_FTIM3
Gong Qianyu8168a0f2015-10-26 19:47:53 +0800174#endif
Rajesh Bhagatb89aed42018-11-05 18:02:44 +0000175#endif
Mingkai Hueee86ff2015-10-26 19:47:52 +0800176
177#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_CPLD_CSPR_EXT
178#define CONFIG_SYS_CSPR2 CONFIG_SYS_CPLD_CSPR
179#define CONFIG_SYS_AMASK2 CONFIG_SYS_CPLD_AMASK
180#define CONFIG_SYS_CSOR2 CONFIG_SYS_CPLD_CSOR
181#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_CPLD_FTIM0
182#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_CPLD_FTIM1
183#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_CPLD_FTIM2
184#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_CPLD_FTIM3
185
Mingkai Hueee86ff2015-10-26 19:47:52 +0800186/*
187 * Environment
188 */
Gong Qianyu8168a0f2015-10-26 19:47:53 +0800189
Shaohui Xie04643262015-10-26 19:47:54 +0800190/* FMan */
Sumit Garg2a2857b2017-03-30 09:52:38 +0530191#ifndef SPL_NO_FMAN
York Sun5f0580c2017-04-25 08:39:52 -0700192#define AQR105_IRQ_MASK 0x40000000
193
York Sun5f0580c2017-04-25 08:39:52 -0700194#ifdef CONFIG_SYS_DPAA_FMAN
Shaohui Xie04643262015-10-26 19:47:54 +0800195#define RGMII_PHY1_ADDR 0x1
196#define RGMII_PHY2_ADDR 0x2
197
198#define QSGMII_PORT1_PHY_ADDR 0x4
199#define QSGMII_PORT2_PHY_ADDR 0x5
200#define QSGMII_PORT3_PHY_ADDR 0x6
201#define QSGMII_PORT4_PHY_ADDR 0x7
202
Camelia Grozaa1c46992022-07-28 17:28:11 +0300203/* The AQR PHY model and MDIO address differ between board revisions */
204#define FM1_10GEC1_PHY_ADDR 0x1 /* AQR105 on boards up to v6.0 */
205#define AQR113C_PHY_ADDR 0x8 /* AQR113C on boards v7.0 and up */
Shaohui Xie04643262015-10-26 19:47:54 +0800206#endif
Sumit Garg2a2857b2017-03-30 09:52:38 +0530207#endif
Shaohui Xie04643262015-10-26 19:47:54 +0800208
Po Liu2271aa12016-05-18 10:09:38 +0800209/* SATA */
Sumit Garg2a2857b2017-03-30 09:52:38 +0530210#ifndef SPL_NO_SATA
Po Liu2271aa12016-05-18 10:09:38 +0800211#define SCSI_VEND_ID 0x1b4b
212#define SCSI_DEV_ID 0x9170
213#define CONFIG_SCSI_DEV_LIST {SCSI_VEND_ID, SCSI_DEV_ID}
Sumit Garg2a2857b2017-03-30 09:52:38 +0530214#endif
Po Liu2271aa12016-05-18 10:09:38 +0800215
Aneesh Bansalb3e98202015-12-08 13:54:29 +0530216#include <asm/fsl_secure_boot.h>
217
Mingkai Hueee86ff2015-10-26 19:47:52 +0800218#endif /* __LS1043ARDB_H__ */