blob: 7aac28ed4963bf717781ac8dae7289c2f55103ff [file] [log] [blame]
Hai Pham99d40392023-02-28 22:34:39 +01001// SPDX-License-Identifier: GPL-2.0
2/*
3 * r8a779f0 Clock Pulse Generator / Module Standby and Software Reset
4 *
5 * Copyright (C) 2021 Renesas Electronics Corp.
6 *
7 * Based on r8a779a0-cpg-mssr.c
8 */
9
10#include <common.h>
11#include <clk-uclass.h>
12#include <dm.h>
13
14#include <dt-bindings/clock/r8a779f0-cpg-mssr.h>
15
16#include "renesas-cpg-mssr.h"
17#include "rcar-gen3-cpg.h"
18
19enum clk_ids {
20 /* Core Clock Outputs exported to DT */
21 LAST_DT_CORE_CLK = R8A779F0_CLK_R,
22
23 /* External Input Clocks */
24 CLK_EXTAL,
25 CLK_EXTALR,
26
27 /* Internal Core Clocks */
28 CLK_MAIN,
29 CLK_PLL1,
30 CLK_PLL2,
31 CLK_PLL3,
32 CLK_PLL5,
33 CLK_PLL6,
34 CLK_PLL1_DIV2,
35 CLK_PLL2_DIV2,
36 CLK_PLL3_DIV2,
37 CLK_PLL5_DIV2,
38 CLK_PLL5_DIV4,
39 CLK_PLL6_DIV2,
40 CLK_S0,
41 CLK_SASYNCPER,
42 CLK_SDSRC,
43 CLK_RPCSRC,
44 CLK_OCO,
45
46 /* Module Clocks */
47 MOD_CLK_BASE
48};
49
50static const struct cpg_core_clk r8a779f0_core_clks[] = {
51 /* External Clock Inputs */
52 DEF_INPUT("extal", CLK_EXTAL),
53 DEF_INPUT("extalr", CLK_EXTALR),
54
55 /* Internal Core Clocks */
56 DEF_BASE(".main", CLK_MAIN, CLK_TYPE_GEN4_MAIN, CLK_EXTAL),
57 DEF_BASE(".pll1", CLK_PLL1, CLK_TYPE_GEN4_PLL1, CLK_MAIN),
58 DEF_BASE(".pll2", CLK_PLL2, CLK_TYPE_GEN4_PLL2, CLK_MAIN),
59 DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN4_PLL3, CLK_MAIN),
60 DEF_BASE(".pll5", CLK_PLL5, CLK_TYPE_GEN4_PLL5, CLK_MAIN),
61 DEF_BASE(".pll6", CLK_PLL6, CLK_TYPE_GEN4_PLL6, CLK_MAIN),
62
63 DEF_FIXED(".pll1_div2", CLK_PLL1_DIV2, CLK_PLL1, 2, 1),
64 DEF_FIXED(".pll2_div2", CLK_PLL2_DIV2, CLK_PLL2, 2, 1),
65 DEF_FIXED(".pll3_div2", CLK_PLL3_DIV2, CLK_PLL3, 2, 1),
66 DEF_FIXED(".pll5_div2", CLK_PLL5_DIV2, CLK_PLL5, 2, 1),
67 DEF_FIXED(".pll5_div4", CLK_PLL5_DIV4, CLK_PLL5_DIV2, 2, 1),
68 DEF_FIXED(".pll6_div2", CLK_PLL6_DIV2, CLK_PLL6, 2, 1),
69 DEF_FIXED(".s0", CLK_S0, CLK_PLL1_DIV2, 2, 1),
70
71 DEF_FIXED(".sasyncper", CLK_SASYNCPER, CLK_PLL5_DIV4, 3, 1),
72 DEF_BASE(".sdsrc", CLK_SDSRC, CLK_TYPE_GEN4_SDSRC, CLK_PLL5),
73 DEF_RATE(".oco", CLK_OCO, 32768),
74
75 DEF_BASE(".rpcsrc", CLK_RPCSRC, CLK_TYPE_GEN4_RPCSRC, CLK_PLL5),
76
77 /* Core Clock Outputs */
78 DEF_GEN4_Z("z0", R8A779F0_CLK_Z0, CLK_TYPE_GEN4_Z, CLK_PLL2, 2, 0),
79 DEF_GEN4_Z("z1", R8A779F0_CLK_Z1, CLK_TYPE_GEN4_Z, CLK_PLL2, 2, 8),
80 DEF_FIXED("s0d2", R8A779F0_CLK_S0D2, CLK_S0, 2, 1),
81 DEF_FIXED("s0d3", R8A779F0_CLK_S0D3, CLK_S0, 3, 1),
82 DEF_FIXED("s0d4", R8A779F0_CLK_S0D4, CLK_S0, 4, 1),
83 DEF_FIXED("cl16m", R8A779F0_CLK_CL16M, CLK_S0, 48, 1),
84 DEF_FIXED("s0d2_mm", R8A779F0_CLK_S0D2_MM, CLK_S0, 2, 1),
85 DEF_FIXED("s0d3_mm", R8A779F0_CLK_S0D3_MM, CLK_S0, 3, 1),
86 DEF_FIXED("s0d4_mm", R8A779F0_CLK_S0D4_MM, CLK_S0, 4, 1),
87 DEF_FIXED("cl16m_mm", R8A779F0_CLK_CL16M_MM, CLK_S0, 48, 1),
88 DEF_FIXED("s0d2_rt", R8A779F0_CLK_S0D2_RT, CLK_S0, 2, 1),
89 DEF_FIXED("s0d3_rt", R8A779F0_CLK_S0D3_RT, CLK_S0, 3, 1),
90 DEF_FIXED("s0d4_rt", R8A779F0_CLK_S0D4_RT, CLK_S0, 4, 1),
91 DEF_FIXED("s0d6_rt", R8A779F0_CLK_S0D6_RT, CLK_S0, 6, 1),
92 DEF_FIXED("cl16m_rt", R8A779F0_CLK_CL16M_RT, CLK_S0, 48, 1),
93 DEF_FIXED("s0d3_per", R8A779F0_CLK_S0D3_PER, CLK_S0, 3, 1),
94 DEF_FIXED("s0d6_per", R8A779F0_CLK_S0D6_PER, CLK_S0, 6, 1),
95 DEF_FIXED("s0d12_per", R8A779F0_CLK_S0D12_PER, CLK_S0, 12, 1),
96 DEF_FIXED("s0d24_per", R8A779F0_CLK_S0D24_PER, CLK_S0, 24, 1),
97 DEF_FIXED("cl16m_per", R8A779F0_CLK_CL16M_PER, CLK_S0, 48, 1),
98 DEF_FIXED("s0d2_hsc", R8A779F0_CLK_S0D2_HSC, CLK_S0, 2, 1),
99 DEF_FIXED("s0d3_hsc", R8A779F0_CLK_S0D3_HSC, CLK_S0, 3, 1),
100 DEF_FIXED("s0d4_hsc", R8A779F0_CLK_S0D4_HSC, CLK_S0, 4, 1),
101 DEF_FIXED("s0d6_hsc", R8A779F0_CLK_S0D6_HSC, CLK_S0, 6, 1),
102 DEF_FIXED("s0d12_hsc", R8A779F0_CLK_S0D12_HSC, CLK_S0, 12, 1),
103 DEF_FIXED("cl16m_hsc", R8A779F0_CLK_CL16M_HSC, CLK_S0, 48, 1),
104 DEF_FIXED("s0d2_cc", R8A779F0_CLK_S0D2_CC, CLK_S0, 2, 1),
105 DEF_FIXED("rsw2", R8A779F0_CLK_RSW2, CLK_PLL5_DIV2, 5, 1),
106 DEF_FIXED("cbfusa", R8A779F0_CLK_CBFUSA, CLK_EXTAL, 2, 1),
107 DEF_FIXED("cpex", R8A779F0_CLK_CPEX, CLK_EXTAL, 2, 1),
108
109 DEF_FIXED("sasyncrt", R8A779F0_CLK_SASYNCRT, CLK_PLL5_DIV4, 48, 1),
110 DEF_FIXED("sasyncperd1",R8A779F0_CLK_SASYNCPERD1, CLK_SASYNCPER,1, 1),
111 DEF_FIXED("sasyncperd2",R8A779F0_CLK_SASYNCPERD2, CLK_SASYNCPER,2, 1),
112 DEF_FIXED("sasyncperd4",R8A779F0_CLK_SASYNCPERD4, CLK_SASYNCPER,4, 1),
113
114 DEF_GEN4_SDH("sd0h", R8A779F0_CLK_SD0H, CLK_SDSRC, 0x870),
115 DEF_GEN4_SD("sd0", R8A779F0_CLK_SD0, R8A779F0_CLK_SD0H, 0x870),
116
117 DEF_BASE("rpc", R8A779F0_CLK_RPC, CLK_TYPE_GEN4_RPC, CLK_RPCSRC),
118 DEF_BASE("rpcd2", R8A779F0_CLK_RPCD2, CLK_TYPE_GEN4_RPCD2, R8A779F0_CLK_RPC),
119
120 DEF_DIV6P1("mso", R8A779F0_CLK_MSO, CLK_PLL5_DIV4, 0x87c),
121
122 DEF_GEN4_OSC("osc", R8A779F0_CLK_OSC, CLK_EXTAL, 8),
123 DEF_GEN4_MDSEL("r", R8A779F0_CLK_R, 29, CLK_EXTALR, 1, CLK_OCO, 1),
124};
125
126static const struct mssr_mod_clk r8a779f0_mod_clks[] = {
127 DEF_MOD("hscif0", 514, R8A779F0_CLK_SASYNCPERD1),
128 DEF_MOD("hscif1", 515, R8A779F0_CLK_SASYNCPERD1),
129 DEF_MOD("hscif2", 516, R8A779F0_CLK_SASYNCPERD1),
130 DEF_MOD("hscif3", 517, R8A779F0_CLK_SASYNCPERD1),
131 DEF_MOD("i2c0", 518, R8A779F0_CLK_S0D6_PER),
132 DEF_MOD("i2c1", 519, R8A779F0_CLK_S0D6_PER),
133 DEF_MOD("i2c2", 520, R8A779F0_CLK_S0D6_PER),
134 DEF_MOD("i2c3", 521, R8A779F0_CLK_S0D6_PER),
135 DEF_MOD("i2c4", 522, R8A779F0_CLK_S0D6_PER),
136 DEF_MOD("i2c5", 523, R8A779F0_CLK_S0D6_PER),
137 DEF_MOD("msiof0", 618, R8A779F0_CLK_MSO),
138 DEF_MOD("msiof1", 619, R8A779F0_CLK_MSO),
139 DEF_MOD("msiof2", 620, R8A779F0_CLK_MSO),
140 DEF_MOD("msiof3", 621, R8A779F0_CLK_MSO),
141 DEF_MOD("pcie0", 624, R8A779F0_CLK_S0D2),
142 DEF_MOD("pcie1", 625, R8A779F0_CLK_S0D2),
143 DEF_MOD("scif0", 702, R8A779F0_CLK_SASYNCPERD4),
144 DEF_MOD("scif1", 703, R8A779F0_CLK_SASYNCPERD4),
145 DEF_MOD("scif3", 704, R8A779F0_CLK_SASYNCPERD4),
146 DEF_MOD("scif4", 705, R8A779F0_CLK_SASYNCPERD4),
147 DEF_MOD("sdhi0", 706, R8A779F0_CLK_SD0),
148 DEF_MOD("sys-dmac0", 709, R8A779F0_CLK_S0D3_PER),
149 DEF_MOD("sys-dmac1", 710, R8A779F0_CLK_S0D3_PER),
150 DEF_MOD("tmu0", 713, R8A779F0_CLK_SASYNCRT),
151 DEF_MOD("tmu1", 714, R8A779F0_CLK_SASYNCPERD2),
152 DEF_MOD("tmu2", 715, R8A779F0_CLK_SASYNCPERD2),
153 DEF_MOD("tmu3", 716, R8A779F0_CLK_SASYNCPERD2),
154 DEF_MOD("tmu4", 717, R8A779F0_CLK_SASYNCPERD2),
155 DEF_MOD("wdt", 907, R8A779F0_CLK_R),
156 DEF_MOD("cmt0", 910, R8A779F0_CLK_R),
157 DEF_MOD("cmt1", 911, R8A779F0_CLK_R),
158 DEF_MOD("cmt2", 912, R8A779F0_CLK_R),
159 DEF_MOD("cmt3", 913, R8A779F0_CLK_R),
160 DEF_MOD("pfc0", 915, R8A779F0_CLK_CL16M),
161 DEF_MOD("tsc", 919, R8A779F0_CLK_CL16M),
162 DEF_MOD("rswitch2", 1505, R8A779F0_CLK_RSW2),
163 DEF_MOD("ether-serdes", 1506, R8A779F0_CLK_S0D2_HSC),
164 DEF_MOD("ufs", 1514, R8A779F0_CLK_S0D4_HSC),
165};
166
167/*
168 * CPG Clock Data
169 */
170/*
171 * MD EXTAL PLL1 PLL2 PLL3 PLL4 PLL5 PLL6 OSC
172 * 14 13 (MHz)
173 * ------------------------------------------------------------------------
174 * 0 0 16 / 1 x200 x150 x200 n/a x200 x134 /15
175 * 0 1 20 / 1 x160 x120 x160 n/a x160 x106 /19
176 * 1 0 Prohibited setting
177 * 1 1 40 / 2 x160 x120 x160 n/a x160 x106 /38
178 */
179#define CPG_PLL_CONFIG_INDEX(md) ((((md) & BIT(14)) >> 13) | \
180 (((md) & BIT(13)) >> 13))
181
182static const struct rcar_gen4_cpg_pll_config cpg_pll_configs[4] = {
183 /* EXTAL div PLL1 mult/div PLL2 mult/div PLL3 mult/div PLL4 mult/div PLL5 mult/div PLL6 mult/div OSC prediv */
184 { 1, 200, 1, 150, 1, 200, 1, 0, 0, 200, 1, 134, 1, 15, },
185 { 1, 160, 1, 120, 1, 160, 1, 0, 0, 160, 1, 106, 1, 19, },
186 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, },
187 { 2, 160, 1, 120, 1, 160, 1, 0, 0, 160, 1, 106, 1, 38, },
188};
189
190/*
191 * Note that the only clock left running before booting Linux are now
192 * MFIS, INTC-AP, INTC-EX and HSCIF0/SCIF3 on S4
193 */
194#define MSTPCR5_HSCIF0 BIT(14)
195#define MSTPCR7_SCIF3 BIT(4) /* No information: MFIS, INTC-AP, INTC-EX */
196static const struct mstp_stop_table r8a779f0_mstp_table[] = {
197 { 0x00000000, 0x0, 0x0, 0x0 },
198 { 0x00800000, 0x0, 0x0, 0x0 },
199 { 0x00000000, 0x0, 0x0, 0x0 },
200 { 0x00000000, 0x0, 0x0, 0x0 },
201 { 0x00000000, 0x0, 0x0, 0x0 },
202 { 0x0003c000, MSTPCR5_HSCIF0, 0x0, 0x0 },
203 { 0x03000000, 0x0, 0x0, 0x0 },
204 { 0x1ffbe040, MSTPCR7_SCIF3, 0x0, 0x0 },
205 { 0x00000000, 0x0, 0x0, 0x0 },
206 { 0x00003c78, 0x0, 0x0, 0x0 },
207 { 0x00000000, 0x0, 0x0, 0x0 },
208 { 0x00000000, 0x0, 0x0, 0x0 },
209 { 0x9e800000, 0x0, 0x0, 0x0 },
210 { 0x00000027, 0x0, 0x0, 0x0 },
211 { 0x00000000, 0x0, 0x0, 0x0 },
212 { 0x00005800, 0x0, 0x0, 0x0 },
213};
214
215static const void *r8a779f0_get_pll_config(const u32 cpg_mode)
216{
217 return &cpg_pll_configs[CPG_PLL_CONFIG_INDEX(cpg_mode)];
218}
219
220static const struct cpg_mssr_info r8a779f0_cpg_mssr_info = {
221 .core_clk = r8a779f0_core_clks,
222 .core_clk_size = ARRAY_SIZE(r8a779f0_core_clks),
223 .mod_clk = r8a779f0_mod_clks,
224 .mod_clk_size = ARRAY_SIZE(r8a779f0_mod_clks),
225 .mstp_table = r8a779f0_mstp_table,
226 .mstp_table_size = ARRAY_SIZE(r8a779f0_mstp_table),
227 .reset_node = "renesas,r8a779f0-rst",
228 .reset_modemr_offset = CPG_RST_MODEMR0,
229 .extalr_node = "extalr",
230 .mod_clk_base = MOD_CLK_BASE,
231 .clk_extal_id = CLK_EXTAL,
232 .clk_extalr_id = CLK_EXTALR,
233 .get_pll_config = r8a779f0_get_pll_config,
234 .reg_layout = CLK_REG_LAYOUT_RCAR_GEN4,
235};
236
237static const struct udevice_id r8a779f0_cpg_ids[] = {
238 {
239 .compatible = "renesas,r8a779f0-cpg-mssr",
240 .data = (ulong)&r8a779f0_cpg_mssr_info
241 },
242 { }
243};
244
245U_BOOT_DRIVER(cpg_r8a779f0) = {
246 .name = "cpg_r8a779f0",
247 .id = UCLASS_NOP,
248 .of_match = r8a779f0_cpg_ids,
249 .bind = gen3_cpg_bind,
250};