blob: 459ecf328f20853ab0b46c78cef8ac08527b9c81 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Li Yang5f999732011-07-26 09:50:46 -05002/*
3 * Copyright 2010-2011 Freescale Semiconductor, Inc.
Li Yang5f999732011-07-26 09:50:46 -05004 */
5
6/*
7 * QorIQ RDB boards configuration file
8 */
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
York Sun1dc69a62016-11-17 13:12:38 -080012#if defined(CONFIG_TARGET_P1020MBG)
Scott Wood98c02b52012-08-20 13:16:30 +000013#define CONFIG_BOARDNAME "P1020MBG-PC"
Li Yang5f999732011-07-26 09:50:46 -050014#define CONFIG_VSC7385_ENET
15#define CONFIG_SLIC
16#define __SW_BOOT_MASK 0x03
17#define __SW_BOOT_NOR 0xe4
18#define __SW_BOOT_SD 0x54
Scott Wood03fedda2012-10-12 18:02:24 -050019#define CONFIG_SYS_L2_SIZE (256 << 10)
Li Yang5f999732011-07-26 09:50:46 -050020#endif
21
York Sun8f250f92016-11-17 13:53:54 -080022#if defined(CONFIG_TARGET_P1020UTM)
Scott Wood98c02b52012-08-20 13:16:30 +000023#define CONFIG_BOARDNAME "P1020UTM-PC"
Li Yang5f999732011-07-26 09:50:46 -050024#define __SW_BOOT_MASK 0x03
25#define __SW_BOOT_NOR 0xe0
26#define __SW_BOOT_SD 0x50
Scott Wood03fedda2012-10-12 18:02:24 -050027#define CONFIG_SYS_L2_SIZE (256 << 10)
Li Yang5f999732011-07-26 09:50:46 -050028#endif
29
York Sun443108bf2016-11-17 13:52:44 -080030#if defined(CONFIG_TARGET_P1020RDB_PC)
Scott Wood98c02b52012-08-20 13:16:30 +000031#define CONFIG_BOARDNAME "P1020RDB-PC"
Li Yang5f999732011-07-26 09:50:46 -050032#define CONFIG_NAND_FSL_ELBC
Li Yang5f999732011-07-26 09:50:46 -050033#define CONFIG_VSC7385_ENET
34#define CONFIG_SLIC
35#define __SW_BOOT_MASK 0x03
36#define __SW_BOOT_NOR 0x5c
37#define __SW_BOOT_SPI 0x1c
38#define __SW_BOOT_SD 0x9c
39#define __SW_BOOT_NAND 0xec
40#define __SW_BOOT_PCIE 0x6c
Scott Wood03fedda2012-10-12 18:02:24 -050041#define CONFIG_SYS_L2_SIZE (256 << 10)
Li Yang5f999732011-07-26 09:50:46 -050042#endif
43
Haijun.Zhanga434d0a2013-06-28 10:47:09 +080044/*
45 * P1020RDB-PD board has user selectable switches for evaluating different
46 * frequency and boot options for the P1020 device. The table that
47 * follow describe the available options. The front six binary number was in
48 * accordance with SW3[1:6].
49 * 111101 533 533 267 667 NOR Core0 boot; Core1 hold-off
50 * 101101 667 667 333 667 NOR Core0 boot; Core1 hold-off
51 * 011001 800 800 400 667 NOR Core0 boot; Core1 hold-off
52 * 001001 800 800 400 667 SD/MMC Core0 boot; Core1 hold-off
53 * 001101 800 800 400 667 SPI Core0 boot; Core1 hold-off
54 * 010001 800 800 400 667 NAND Core0 boot; Core1 hold-off
55 * 011101 800 800 400 667 PCIe-2 Core0 boot; Core1 hold-off
56 */
York Sun06732382016-11-17 13:53:33 -080057#if defined(CONFIG_TARGET_P1020RDB_PD)
Haijun.Zhanga434d0a2013-06-28 10:47:09 +080058#define CONFIG_BOARDNAME "P1020RDB-PD"
59#define CONFIG_NAND_FSL_ELBC
Haijun.Zhanga434d0a2013-06-28 10:47:09 +080060#define CONFIG_VSC7385_ENET
61#define CONFIG_SLIC
62#define __SW_BOOT_MASK 0x03
63#define __SW_BOOT_NOR 0x64
64#define __SW_BOOT_SPI 0x34
65#define __SW_BOOT_SD 0x24
66#define __SW_BOOT_NAND 0x44
67#define __SW_BOOT_PCIE 0x74
68#define CONFIG_SYS_L2_SIZE (256 << 10)
Yangbo Lu140b2bb2014-10-16 10:58:55 +080069/*
70 * Dynamic MTD Partition support with mtdparts
71 */
Haijun.Zhanga434d0a2013-06-28 10:47:09 +080072#endif
73
York Sunba38a352016-11-17 13:43:18 -080074#if defined(CONFIG_TARGET_P1021RDB)
Scott Wood98c02b52012-08-20 13:16:30 +000075#define CONFIG_BOARDNAME "P1021RDB-PC"
Li Yang5f999732011-07-26 09:50:46 -050076#define CONFIG_NAND_FSL_ELBC
Li Yang5f999732011-07-26 09:50:46 -050077#define CONFIG_QE
Li Yang5f999732011-07-26 09:50:46 -050078#define CONFIG_VSC7385_ENET
79#define CONFIG_SYS_LBC_LBCR 0x00080000 /* Implement conversion of
80 addresses in the LBC */
81#define __SW_BOOT_MASK 0x03
82#define __SW_BOOT_NOR 0x5c
83#define __SW_BOOT_SPI 0x1c
84#define __SW_BOOT_SD 0x9c
85#define __SW_BOOT_NAND 0xec
86#define __SW_BOOT_PCIE 0x6c
Scott Wood03fedda2012-10-12 18:02:24 -050087#define CONFIG_SYS_L2_SIZE (256 << 10)
Yangbo Lu140b2bb2014-10-16 10:58:55 +080088/*
89 * Dynamic MTD Partition support with mtdparts
90 */
Li Yang5f999732011-07-26 09:50:46 -050091#endif
92
York Sun028f29c2016-11-17 13:48:39 -080093#if defined(CONFIG_TARGET_P1024RDB)
Li Yang5f999732011-07-26 09:50:46 -050094#define CONFIG_BOARDNAME "P1024RDB"
95#define CONFIG_NAND_FSL_ELBC
Li Yang5f999732011-07-26 09:50:46 -050096#define CONFIG_SLIC
Li Yang5f999732011-07-26 09:50:46 -050097#define __SW_BOOT_MASK 0xf3
98#define __SW_BOOT_NOR 0x00
99#define __SW_BOOT_SPI 0x08
100#define __SW_BOOT_SD 0x04
101#define __SW_BOOT_NAND 0x0c
Scott Wood03fedda2012-10-12 18:02:24 -0500102#define CONFIG_SYS_L2_SIZE (256 << 10)
Li Yang5f999732011-07-26 09:50:46 -0500103#endif
104
York Suncc05c622016-11-17 14:10:14 -0800105#if defined(CONFIG_TARGET_P1025RDB)
Li Yang5f999732011-07-26 09:50:46 -0500106#define CONFIG_BOARDNAME "P1025RDB"
107#define CONFIG_NAND_FSL_ELBC
Li Yang5f999732011-07-26 09:50:46 -0500108#define CONFIG_QE
109#define CONFIG_SLIC
Li Yang5f999732011-07-26 09:50:46 -0500110
111#define CONFIG_SYS_LBC_LBCR 0x00080000 /* Implement conversion of
112 addresses in the LBC */
113#define __SW_BOOT_MASK 0xf3
114#define __SW_BOOT_NOR 0x00
115#define __SW_BOOT_SPI 0x08
116#define __SW_BOOT_SD 0x04
117#define __SW_BOOT_NAND 0x0c
Scott Wood03fedda2012-10-12 18:02:24 -0500118#define CONFIG_SYS_L2_SIZE (256 << 10)
Li Yang5f999732011-07-26 09:50:46 -0500119#endif
120
York Sun9c01ff22016-11-17 14:19:18 -0800121#if defined(CONFIG_TARGET_P2020RDB)
122#define CONFIG_BOARDNAME "P2020RDB-PC"
Li Yang5f999732011-07-26 09:50:46 -0500123#define CONFIG_NAND_FSL_ELBC
Li Yang5f999732011-07-26 09:50:46 -0500124#define CONFIG_VSC7385_ENET
125#define __SW_BOOT_MASK 0x03
126#define __SW_BOOT_NOR 0xc8
127#define __SW_BOOT_SPI 0x28
128#define __SW_BOOT_SD 0x68 /* or 0x18 */
129#define __SW_BOOT_NAND 0xe8
130#define __SW_BOOT_PCIE 0xa8
Scott Wood03fedda2012-10-12 18:02:24 -0500131#define CONFIG_SYS_L2_SIZE (512 << 10)
Yangbo Lu140b2bb2014-10-16 10:58:55 +0800132/*
133 * Dynamic MTD Partition support with mtdparts
134 */
Li Yang5f999732011-07-26 09:50:46 -0500135#endif
136
137#ifdef CONFIG_SDCARD
Ying Zhang28027d72013-09-06 17:30:56 +0800138#define CONFIG_SPL_FLUSH_IMAGE
139#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ying Zhang28027d72013-09-06 17:30:56 +0800140#define CONFIG_SPL_TEXT_BASE 0xf8f81000
Ying Zhang25daf572014-01-24 15:50:06 +0800141#define CONFIG_SPL_PAD_TO 0x20000
142#define CONFIG_SPL_MAX_SIZE (128 * 1024)
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +0530143#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
Ying Zhang28027d72013-09-06 17:30:56 +0800144#define CONFIG_SYS_MMC_U_BOOT_DST (0x11000000)
145#define CONFIG_SYS_MMC_U_BOOT_START (0x11000000)
Ying Zhang25daf572014-01-24 15:50:06 +0800146#define CONFIG_SYS_MMC_U_BOOT_OFFS (128 << 10)
Ying Zhang28027d72013-09-06 17:30:56 +0800147#define CONFIG_SYS_MPC85XX_NO_RESETVEC
148#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
149#define CONFIG_SPL_MMC_BOOT
150#ifdef CONFIG_SPL_BUILD
151#define CONFIG_SPL_COMMON_INIT_DDR
152#endif
Li Yang5f999732011-07-26 09:50:46 -0500153#endif
154
155#ifdef CONFIG_SPIFLASH
Ying Zhangf74fd4e2013-09-06 17:30:57 +0800156#define CONFIG_SPL_SPI_FLASH_MINIMAL
157#define CONFIG_SPL_FLUSH_IMAGE
158#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ying Zhangf74fd4e2013-09-06 17:30:57 +0800159#define CONFIG_SPL_TEXT_BASE 0xf8f81000
Ying Zhang25daf572014-01-24 15:50:06 +0800160#define CONFIG_SPL_PAD_TO 0x20000
161#define CONFIG_SPL_MAX_SIZE (128 * 1024)
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +0530162#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
Ying Zhangf74fd4e2013-09-06 17:30:57 +0800163#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x11000000)
164#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x11000000)
Ying Zhang25daf572014-01-24 15:50:06 +0800165#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (128 << 10)
Ying Zhangf74fd4e2013-09-06 17:30:57 +0800166#define CONFIG_SYS_MPC85XX_NO_RESETVEC
167#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
168#define CONFIG_SPL_SPI_BOOT
169#ifdef CONFIG_SPL_BUILD
170#define CONFIG_SPL_COMMON_INIT_DDR
171#endif
Li Yang5f999732011-07-26 09:50:46 -0500172#endif
173
Scott Wood6915cc22012-09-21 16:31:00 -0500174#ifdef CONFIG_NAND
Ying Zhangb8b404d2013-09-06 17:30:58 +0800175#ifdef CONFIG_TPL_BUILD
176#define CONFIG_SPL_NAND_BOOT
177#define CONFIG_SPL_FLUSH_IMAGE
Ying Zhangb8b404d2013-09-06 17:30:58 +0800178#define CONFIG_SPL_NAND_INIT
Ying Zhangb8b404d2013-09-06 17:30:58 +0800179#define CONFIG_SPL_COMMON_INIT_DDR
180#define CONFIG_SPL_MAX_SIZE (128 << 10)
181#define CONFIG_SPL_TEXT_BASE 0xf8f81000
182#define CONFIG_SYS_MPC85XX_NO_RESETVEC
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +0530183#define CONFIG_SYS_NAND_U_BOOT_SIZE (832 << 10)
Ying Zhangb8b404d2013-09-06 17:30:58 +0800184#define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000)
185#define CONFIG_SYS_NAND_U_BOOT_START (0x11000000)
186#define CONFIG_SYS_NAND_U_BOOT_OFFS ((128 + 128) << 10)
187#elif defined(CONFIG_SPL_BUILD)
Scott Wood6915cc22012-09-21 16:31:00 -0500188#define CONFIG_SPL_INIT_MINIMAL
Scott Wood6915cc22012-09-21 16:31:00 -0500189#define CONFIG_SPL_FLUSH_IMAGE
190#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ying Zhangb8b404d2013-09-06 17:30:58 +0800191#define CONFIG_SPL_TEXT_BASE 0xff800000
Benoît Thébaudeauf0180722013-04-11 09:35:49 +0000192#define CONFIG_SPL_MAX_SIZE 4096
Ying Zhangb8b404d2013-09-06 17:30:58 +0800193#define CONFIG_SYS_NAND_U_BOOT_SIZE (128 << 10)
194#define CONFIG_SYS_NAND_U_BOOT_DST 0xf8f80000
195#define CONFIG_SYS_NAND_U_BOOT_START 0xf8f80000
196#define CONFIG_SYS_NAND_U_BOOT_OFFS (128 << 10)
197#endif /* not CONFIG_TPL_BUILD */
Scott Wood03fedda2012-10-12 18:02:24 -0500198
Ying Zhangb8b404d2013-09-06 17:30:58 +0800199#define CONFIG_SPL_PAD_TO 0x20000
200#define CONFIG_TPL_PAD_TO 0x20000
201#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ying Zhangb8b404d2013-09-06 17:30:58 +0800202#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
Li Yang5f999732011-07-26 09:50:46 -0500203#endif
204
Li Yang5f999732011-07-26 09:50:46 -0500205#ifndef CONFIG_RESET_VECTOR_ADDRESS
206#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
207#endif
208
209#ifndef CONFIG_SYS_MONITOR_BASE
Scott Wood6915cc22012-09-21 16:31:00 -0500210#ifdef CONFIG_SPL_BUILD
211#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
212#else
Li Yang5f999732011-07-26 09:50:46 -0500213#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
214#endif
Scott Wood6915cc22012-09-21 16:31:00 -0500215#endif
Li Yang5f999732011-07-26 09:50:46 -0500216
Robert P. J. Daya8099812016-05-03 19:52:49 -0400217#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
218#define CONFIG_PCIE2 /* PCIE controller 2 (slot 2) */
Li Yang5f999732011-07-26 09:50:46 -0500219#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
Gabor Juhosb4458732013-05-30 07:06:12 +0000220#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
Li Yang5f999732011-07-26 09:50:46 -0500221#define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
222#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
223
Li Yang5f999732011-07-26 09:50:46 -0500224#define CONFIG_ENV_OVERWRITE
225
Li Yang5f999732011-07-26 09:50:46 -0500226#define CONFIG_SYS_SATA_MAX_DEVICE 2
Li Yang5f999732011-07-26 09:50:46 -0500227#define CONFIG_LBA48
228
York Sun9c01ff22016-11-17 14:19:18 -0800229#if defined(CONFIG_TARGET_P2020RDB)
Li Yang5f999732011-07-26 09:50:46 -0500230#define CONFIG_SYS_CLK_FREQ 100000000
231#else
232#define CONFIG_SYS_CLK_FREQ 66666666
233#endif
234#define CONFIG_DDR_CLK_FREQ 66666666
235
236#define CONFIG_HWCONFIG
237/*
238 * These can be toggled for performance analysis, otherwise use default.
239 */
240#define CONFIG_L2_CACHE
241#define CONFIG_BTB
242
Li Yang5f999732011-07-26 09:50:46 -0500243#define CONFIG_ENABLE_36BIT_PHYS
Li Yang5f999732011-07-26 09:50:46 -0500244
245#ifdef CONFIG_PHYS_64BIT
246#define CONFIG_ADDR_MAP 1
247#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
248#endif
249
250#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
251#define CONFIG_SYS_MEMTEST_END 0x1fffffff
Li Yang5f999732011-07-26 09:50:46 -0500252
253#define CONFIG_SYS_CCSRBAR 0xffe00000
254#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
255
256/* IN case of NAND bootloader relocate CCSRBAR in RAMboot code not in the 4k
257 SPL code*/
Scott Wood6915cc22012-09-21 16:31:00 -0500258#ifdef CONFIG_SPL_BUILD
Li Yang5f999732011-07-26 09:50:46 -0500259#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
260#endif
261
262/* DDR Setup */
York Sun66f05142012-02-29 12:36:51 +0000263#define CONFIG_SYS_DDR_RAW_TIMING
Li Yang5f999732011-07-26 09:50:46 -0500264#define CONFIG_DDR_SPD
265#define CONFIG_SYS_SPD_BUS_NUM 1
266#define SPD_EEPROM_ADDRESS 0x52
York Sunbd495cf2011-09-16 13:21:35 -0700267#undef CONFIG_FSL_DDR_INTERACTIVE
Li Yang5f999732011-07-26 09:50:46 -0500268
York Sun06732382016-11-17 13:53:33 -0800269#if (defined(CONFIG_TARGET_P1020MBG) || defined(CONFIG_TARGET_P1020RDB_PD))
Li Yang5f999732011-07-26 09:50:46 -0500270#define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_2G
271#define CONFIG_CHIP_SELECTS_PER_CTRL 2
272#else
273#define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_1G
274#define CONFIG_CHIP_SELECTS_PER_CTRL 1
275#endif
276#define CONFIG_SYS_SDRAM_SIZE (1u << (CONFIG_SYS_SDRAM_SIZE_LAW - 19))
277#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
278#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
279
Li Yang5f999732011-07-26 09:50:46 -0500280#define CONFIG_DIMM_SLOTS_PER_CTLR 1
281
282/* Default settings for DDR3 */
York Sun9c01ff22016-11-17 14:19:18 -0800283#ifndef CONFIG_TARGET_P2020RDB
Li Yang5f999732011-07-26 09:50:46 -0500284#define CONFIG_SYS_DDR_CS0_BNDS 0x0000003f
285#define CONFIG_SYS_DDR_CS0_CONFIG 0x80014302
286#define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000
287#define CONFIG_SYS_DDR_CS1_BNDS 0x0040007f
288#define CONFIG_SYS_DDR_CS1_CONFIG 0x80014302
289#define CONFIG_SYS_DDR_CS1_CONFIG_2 0x00000000
290
291#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
292#define CONFIG_SYS_DDR_INIT_ADDR 0x00000000
293#define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000
294#define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000
295
296#define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
297#define CONFIG_SYS_DDR_WRLVL_CONTROL 0x8655A608
298#define CONFIG_SYS_DDR_SR_CNTR 0x00000000
299#define CONFIG_SYS_DDR_RCW_1 0x00000000
300#define CONFIG_SYS_DDR_RCW_2 0x00000000
301#define CONFIG_SYS_DDR_CONTROL 0xC70C0000 /* Type = DDR3 */
302#define CONFIG_SYS_DDR_CONTROL_2 0x04401050
303#define CONFIG_SYS_DDR_TIMING_4 0x00220001
304#define CONFIG_SYS_DDR_TIMING_5 0x03402400
305
306#define CONFIG_SYS_DDR_TIMING_3 0x00020000
307#define CONFIG_SYS_DDR_TIMING_0 0x00330004
308#define CONFIG_SYS_DDR_TIMING_1 0x6f6B4846
309#define CONFIG_SYS_DDR_TIMING_2 0x0FA8C8CF
310#define CONFIG_SYS_DDR_CLK_CTRL 0x03000000
311#define CONFIG_SYS_DDR_MODE_1 0x40461520
312#define CONFIG_SYS_DDR_MODE_2 0x8000c000
313#define CONFIG_SYS_DDR_INTERVAL 0x0C300000
314#endif
315
316#undef CONFIG_CLOCKS_IN_MHZ
317
318/*
319 * Memory map
320 *
Scott Wood5e621872012-10-02 19:35:18 -0500321 * 0x0000_0000 0x7fff_ffff DDR Up to 2GB cacheable
Li Yang5f999732011-07-26 09:50:46 -0500322 * 0x8000_0000 0xdfff_ffff PCI Express Mem 1.5G non-cacheable(PCIe * 3)
Scott Wood5e621872012-10-02 19:35:18 -0500323 * 0xec00_0000 0xefff_ffff NOR flash Up to 64M non-cacheable CS0/1
Scott Wood03fedda2012-10-12 18:02:24 -0500324 * 0xf8f8_0000 0xf8ff_ffff L2 SRAM Up to 512K cacheable
325 * (early boot only)
Scott Wood5e621872012-10-02 19:35:18 -0500326 * 0xff80_0000 0xff80_7fff NAND flash 32K non-cacheable CS1/0
327 * 0xff98_0000 0xff98_ffff PMC 64K non-cacheable CS2
328 * 0xffa0_0000 0xffaf_ffff CPLD 1M non-cacheable CS3
329 * 0xffb0_0000 0xffbf_ffff VSC7385 switch 1M non-cacheable CS2
Li Yang5f999732011-07-26 09:50:46 -0500330 * 0xffc0_0000 0xffc3_ffff PCI IO range 256k non-cacheable
Scott Wood5e621872012-10-02 19:35:18 -0500331 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K cacheable
Scott Wood5e621872012-10-02 19:35:18 -0500332 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
Li Yang5f999732011-07-26 09:50:46 -0500333 */
334
Li Yang5f999732011-07-26 09:50:46 -0500335/*
336 * Local Bus Definitions
337 */
York Sun06732382016-11-17 13:53:33 -0800338#if (defined(CONFIG_TARGET_P1020MBG) || defined(CONFIG_TARGET_P1020RDB_PD))
Li Yang5f999732011-07-26 09:50:46 -0500339#define CONFIG_SYS_MAX_FLASH_SECT 512 /* 64M */
340#define CONFIG_SYS_FLASH_BASE 0xec000000
York Sun8f250f92016-11-17 13:53:54 -0800341#elif defined(CONFIG_TARGET_P1020UTM)
Li Yang5f999732011-07-26 09:50:46 -0500342#define CONFIG_SYS_MAX_FLASH_SECT 256 /* 32M */
343#define CONFIG_SYS_FLASH_BASE 0xee000000
344#else
345#define CONFIG_SYS_MAX_FLASH_SECT 128 /* 16M */
346#define CONFIG_SYS_FLASH_BASE 0xef000000
347#endif
348
Li Yang5f999732011-07-26 09:50:46 -0500349#ifdef CONFIG_PHYS_64BIT
350#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
351#else
352#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
353#endif
354
Timur Tabib56570c2012-07-06 07:39:26 +0000355#define CONFIG_FLASH_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
Li Yang5f999732011-07-26 09:50:46 -0500356 | BR_PS_16 | BR_V)
357
358#define CONFIG_FLASH_OR_PRELIM 0xfc000ff7
359
360#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
361#define CONFIG_SYS_FLASH_QUIET_TEST
362#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
363
364#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
365
366#undef CONFIG_SYS_FLASH_CHECKSUM
367#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
368#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
369
Li Yang5f999732011-07-26 09:50:46 -0500370#define CONFIG_SYS_FLASH_EMPTY_INFO
Li Yang5f999732011-07-26 09:50:46 -0500371
372/* Nand Flash */
373#ifdef CONFIG_NAND_FSL_ELBC
374#define CONFIG_SYS_NAND_BASE 0xff800000
375#ifdef CONFIG_PHYS_64BIT
376#define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull
377#else
378#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
379#endif
380
381#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
382#define CONFIG_SYS_MAX_NAND_DEVICE 1
York Sun06732382016-11-17 13:53:33 -0800383#if defined(CONFIG_TARGET_P1020RDB_PD)
Haijun.Zhanga434d0a2013-06-28 10:47:09 +0800384#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
385#else
Li Yang5f999732011-07-26 09:50:46 -0500386#define CONFIG_SYS_NAND_BLOCK_SIZE (16 * 1024)
Haijun.Zhanga434d0a2013-06-28 10:47:09 +0800387#endif
Li Yang5f999732011-07-26 09:50:46 -0500388
Timur Tabib56570c2012-07-06 07:39:26 +0000389#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
Li Yang5f999732011-07-26 09:50:46 -0500390 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
391 | BR_PS_8 /* Port Size = 8 bit */ \
392 | BR_MS_FCM /* MSEL = FCM */ \
393 | BR_V) /* valid */
York Sun06732382016-11-17 13:53:33 -0800394#if defined(CONFIG_TARGET_P1020RDB_PD)
Haijun.Zhanga434d0a2013-06-28 10:47:09 +0800395#define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_32KB \
396 | OR_FCM_PGS /* Large Page*/ \
397 | OR_FCM_CSCT \
398 | OR_FCM_CST \
399 | OR_FCM_CHT \
400 | OR_FCM_SCY_1 \
401 | OR_FCM_TRLX \
402 | OR_FCM_EHTR)
403#else
Li Yang5f999732011-07-26 09:50:46 -0500404#define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_32KB /* small page */ \
405 | OR_FCM_CSCT \
406 | OR_FCM_CST \
407 | OR_FCM_CHT \
408 | OR_FCM_SCY_1 \
409 | OR_FCM_TRLX \
410 | OR_FCM_EHTR)
Haijun.Zhanga434d0a2013-06-28 10:47:09 +0800411#endif
Li Yang5f999732011-07-26 09:50:46 -0500412#endif /* CONFIG_NAND_FSL_ELBC */
413
Li Yang5f999732011-07-26 09:50:46 -0500414#define CONFIG_SYS_INIT_RAM_LOCK
415#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */
416#ifdef CONFIG_PHYS_64BIT
417#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
418#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
419/* The assembler doesn't like typecast */
420#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
421 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
422 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
423#else
424/* Initial L1 address */
425#define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR
426#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
427#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
428#endif
429/* Size of used area in RAM */
430#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
431
432#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
433 GENERATED_GBL_DATA_SIZE)
434#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
435
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530436#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Li Yang5f999732011-07-26 09:50:46 -0500437#define CONFIG_SYS_MALLOC_LEN (1024 * 1024)/* Reserved for malloc */
438
439#define CONFIG_SYS_CPLD_BASE 0xffa00000
440#ifdef CONFIG_PHYS_64BIT
441#define CONFIG_SYS_CPLD_BASE_PHYS 0xfffa00000ull
442#else
443#define CONFIG_SYS_CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
444#endif
445/* CPLD config size: 1Mb */
446#define CONFIG_CPLD_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) | \
447 BR_PS_8 | BR_V)
448#define CONFIG_CPLD_OR_PRELIM (0xfff009f7)
449
450#define CONFIG_SYS_PMC_BASE 0xff980000
451#define CONFIG_SYS_PMC_BASE_PHYS CONFIG_SYS_PMC_BASE
452#define CONFIG_PMC_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_PMC_BASE_PHYS) | \
453 BR_PS_8 | BR_V)
454#define CONFIG_PMC_OR_PRELIM (OR_AM_64KB | OR_GPCM_CSNT | OR_GPCM_XACS | \
455 OR_GPCM_SCY | OR_GPCM_TRLX | OR_GPCM_EHTR | \
456 OR_GPCM_EAD)
457
Scott Wood6915cc22012-09-21 16:31:00 -0500458#ifdef CONFIG_NAND
Li Yang5f999732011-07-26 09:50:46 -0500459#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Addr */
460#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
461#define CONFIG_SYS_BR1_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
462#define CONFIG_SYS_OR1_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
463#else
464#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
465#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
466#ifdef CONFIG_NAND_FSL_ELBC
467#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Addr */
468#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
469#endif
470#endif
471#define CONFIG_SYS_BR3_PRELIM CONFIG_CPLD_BR_PRELIM /* CPLD Base Address */
472#define CONFIG_SYS_OR3_PRELIM CONFIG_CPLD_OR_PRELIM /* CPLD Options */
473
Li Yang5f999732011-07-26 09:50:46 -0500474/* Vsc7385 switch */
475#ifdef CONFIG_VSC7385_ENET
476#define CONFIG_SYS_VSC7385_BASE 0xffb00000
477
478#ifdef CONFIG_PHYS_64BIT
479#define CONFIG_SYS_VSC7385_BASE_PHYS 0xfffb00000ull
480#else
481#define CONFIG_SYS_VSC7385_BASE_PHYS CONFIG_SYS_VSC7385_BASE
482#endif
483
484#define CONFIG_SYS_VSC7385_BR_PRELIM \
485 (BR_PHYS_ADDR(CONFIG_SYS_VSC7385_BASE_PHYS) | BR_PS_8 | BR_V)
486#define CONFIG_SYS_VSC7385_OR_PRELIM (OR_AM_128KB | OR_GPCM_CSNT | \
487 OR_GPCM_XACS | OR_GPCM_SCY_15 | OR_GPCM_SETA | \
488 OR_GPCM_TRLX | OR_GPCM_EHTR | OR_GPCM_EAD)
489
490#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_VSC7385_BR_PRELIM
491#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_VSC7385_OR_PRELIM
492
493/* The size of the VSC7385 firmware image */
494#define CONFIG_VSC7385_IMAGE_SIZE 8192
495#endif
496
Ying Zhang28027d72013-09-06 17:30:56 +0800497/*
498 * Config the L2 Cache as L2 SRAM
499*/
500#if defined(CONFIG_SPL_BUILD)
Ying Zhangf74fd4e2013-09-06 17:30:57 +0800501#if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
Ying Zhang28027d72013-09-06 17:30:56 +0800502#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
503#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
504#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
505#define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
Ying Zhang28027d72013-09-06 17:30:56 +0800506#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
Ying Zhang354846f2014-01-24 15:50:07 +0800507#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 116 * 1024)
Ying Zhang354846f2014-01-24 15:50:07 +0800508#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 148 * 1024)
York Sun9c01ff22016-11-17 14:19:18 -0800509#if defined(CONFIG_TARGET_P2020RDB)
Ying Zhang354846f2014-01-24 15:50:07 +0800510#define CONFIG_SPL_RELOC_MALLOC_SIZE (364 << 10)
511#else
512#define CONFIG_SPL_RELOC_MALLOC_SIZE (108 << 10)
513#endif
Ying Zhangb8b404d2013-09-06 17:30:58 +0800514#elif defined(CONFIG_NAND)
515#ifdef CONFIG_TPL_BUILD
516#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
517#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
518#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
519#define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
520#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
521#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
522#define CONFIG_SPL_RELOC_MALLOC_SIZE (48 << 10)
523#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
524#else
525#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
526#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
527#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
528#define CONFIG_SPL_RELOC_TEXT_BASE (CONFIG_SYS_INIT_L2_END - 0x2000)
529#define CONFIG_SPL_RELOC_STACK ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
530#endif /* CONFIG_TPL_BUILD */
Ying Zhang28027d72013-09-06 17:30:56 +0800531#endif
532#endif
533
Li Yang5f999732011-07-26 09:50:46 -0500534/* Serial Port - controlled on board with jumper J8
535 * open - index 2
536 * shorted - index 1
537 */
Li Yang5f999732011-07-26 09:50:46 -0500538#undef CONFIG_SERIAL_SOFTWARE_FIFO
Li Yang5f999732011-07-26 09:50:46 -0500539#define CONFIG_SYS_NS16550_SERIAL
540#define CONFIG_SYS_NS16550_REG_SIZE 1
541#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Ying Zhang28027d72013-09-06 17:30:56 +0800542#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
Li Yang5f999732011-07-26 09:50:46 -0500543#define CONFIG_NS16550_MIN_FUNCTIONS
544#endif
545
546#define CONFIG_SYS_BAUDRATE_TABLE \
547 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
548
549#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
550#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
551
Li Yang5f999732011-07-26 09:50:46 -0500552/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200553#define CONFIG_SYS_I2C
554#define CONFIG_SYS_I2C_FSL
555#define CONFIG_SYS_FSL_I2C_SPEED 400000
556#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
557#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
558#define CONFIG_SYS_FSL_I2C2_SPEED 400000
559#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
560#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
561#define CONFIG_SYS_I2C_NOPROBES { {0, 0x29} }
Li Yang5f999732011-07-26 09:50:46 -0500562#define CONFIG_SYS_I2C_EEPROM_ADDR 0x52
Li Yang5f999732011-07-26 09:50:46 -0500563#define CONFIG_SYS_SPD_BUS_NUM 1 /* For rom_loc and flash bank */
564
565/*
566 * I2C2 EEPROM
567 */
568#undef CONFIG_ID_EEPROM
569
570#define CONFIG_RTC_PT7C4338
571#define CONFIG_SYS_I2C_RTC_ADDR 0x68
572#define CONFIG_SYS_I2C_PCA9557_ADDR 0x18
573
574/* enable read and write access to EEPROM */
Li Yang5f999732011-07-26 09:50:46 -0500575#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
576#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
577#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
578
Li Yang5f999732011-07-26 09:50:46 -0500579#if defined(CONFIG_SPI_FLASH)
Li Yang5f999732011-07-26 09:50:46 -0500580#define CONFIG_SF_DEFAULT_SPEED 10000000
581#define CONFIG_SF_DEFAULT_MODE 0
582#endif
583
584#if defined(CONFIG_PCI)
585/*
586 * General PCI
587 * Memory space is mapped 1-1, but I/O space must start from 0.
588 */
589
590/* controller 2, direct to uli, tgtid 2, Base address 9000 */
591#define CONFIG_SYS_PCIE2_NAME "PCIe SLOT"
592#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
593#ifdef CONFIG_PHYS_64BIT
594#define CONFIG_SYS_PCIE2_MEM_BUS 0xc0000000
595#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
596#else
597#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
598#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
599#endif
600#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
601#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
602#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
603#ifdef CONFIG_PHYS_64BIT
604#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
605#else
606#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
607#endif
608#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
609
610/* controller 1, Slot 2, tgtid 1, Base address a000 */
611#define CONFIG_SYS_PCIE1_NAME "mini PCIe SLOT"
612#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
613#ifdef CONFIG_PHYS_64BIT
614#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
615#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
616#else
617#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
618#define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
619#endif
620#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
621#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
622#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
623#ifdef CONFIG_PHYS_64BIT
624#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc00000ull
625#else
626#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc00000
627#endif
628#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
629
Li Yang5f999732011-07-26 09:50:46 -0500630#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Li Yang5f999732011-07-26 09:50:46 -0500631#endif /* CONFIG_PCI */
632
633#if defined(CONFIG_TSEC_ENET)
Li Yang5f999732011-07-26 09:50:46 -0500634#define CONFIG_TSEC1
635#define CONFIG_TSEC1_NAME "eTSEC1"
636#define CONFIG_TSEC2
637#define CONFIG_TSEC2_NAME "eTSEC2"
638#define CONFIG_TSEC3
639#define CONFIG_TSEC3_NAME "eTSEC3"
640
641#define TSEC1_PHY_ADDR 2
642#define TSEC2_PHY_ADDR 0
643#define TSEC3_PHY_ADDR 1
644
645#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
646#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
647#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
648
649#define TSEC1_PHYIDX 0
650#define TSEC2_PHYIDX 0
651#define TSEC3_PHYIDX 0
652
653#define CONFIG_ETHPRIME "eTSEC1"
654
Li Yang5f999732011-07-26 09:50:46 -0500655#define CONFIG_HAS_ETH0
656#define CONFIG_HAS_ETH1
657#define CONFIG_HAS_ETH2
658#endif /* CONFIG_TSEC_ENET */
659
660#ifdef CONFIG_QE
661/* QE microcode/firmware address */
Timur Tabi275f4bb2011-11-22 09:21:25 -0600662#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
Zhao Qiang83a90842014-03-21 16:21:44 +0800663#define CONFIG_SYS_QE_FW_ADDR 0xefec0000
Timur Tabi275f4bb2011-11-22 09:21:25 -0600664#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
Li Yang5f999732011-07-26 09:50:46 -0500665#endif /* CONFIG_QE */
666
York Suncc05c622016-11-17 14:10:14 -0800667#ifdef CONFIG_TARGET_P1025RDB
Li Yang5f999732011-07-26 09:50:46 -0500668/*
669 * QE UEC ethernet configuration
670 */
671#define CONFIG_MIIM_ADDRESS (CONFIG_SYS_CCSRBAR + 0x82120)
672
673#undef CONFIG_UEC_ETH
674#define CONFIG_PHY_MODE_NEED_CHANGE
675
676#define CONFIG_UEC_ETH1 /* ETH1 */
677#define CONFIG_HAS_ETH0
678
679#ifdef CONFIG_UEC_ETH1
680#define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */
681#define CONFIG_SYS_UEC1_RX_CLK QE_CLK12 /* CLK12 for MII */
682#define CONFIG_SYS_UEC1_TX_CLK QE_CLK9 /* CLK9 for MII */
683#define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH
684#define CONFIG_SYS_UEC1_PHY_ADDR 0x0 /* 0x0 for MII */
685#define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
686#define CONFIG_SYS_UEC1_INTERFACE_SPEED 100
687#endif /* CONFIG_UEC_ETH1 */
688
689#define CONFIG_UEC_ETH5 /* ETH5 */
690#define CONFIG_HAS_ETH1
691
692#ifdef CONFIG_UEC_ETH5
693#define CONFIG_SYS_UEC5_UCC_NUM 4 /* UCC5 */
694#define CONFIG_SYS_UEC5_RX_CLK QE_CLK_NONE
695#define CONFIG_SYS_UEC5_TX_CLK QE_CLK13 /* CLK 13 for RMII */
696#define CONFIG_SYS_UEC5_ETH_TYPE FAST_ETH
697#define CONFIG_SYS_UEC5_PHY_ADDR 0x3 /* 0x3 for RMII */
698#define CONFIG_SYS_UEC5_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
699#define CONFIG_SYS_UEC5_INTERFACE_SPEED 100
700#endif /* CONFIG_UEC_ETH5 */
York Suncc05c622016-11-17 14:10:14 -0800701#endif /* CONFIG_TARGET_P1025RDB */
Li Yang5f999732011-07-26 09:50:46 -0500702
703/*
704 * Environment
705 */
Ying Zhangf74fd4e2013-09-06 17:30:57 +0800706#ifdef CONFIG_SPIFLASH
Li Yang5f999732011-07-26 09:50:46 -0500707#define CONFIG_ENV_SPI_BUS 0
708#define CONFIG_ENV_SPI_CS 0
709#define CONFIG_ENV_SPI_MAX_HZ 10000000
710#define CONFIG_ENV_SPI_MODE 0
711#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
712#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
713#define CONFIG_ENV_SECT_SIZE 0x10000
Ying Zhang28027d72013-09-06 17:30:56 +0800714#elif defined(CONFIG_SDCARD)
Fabio Estevamae8c45e2012-01-11 09:20:50 +0000715#define CONFIG_FSL_FIXED_MMC_LOCATION
Li Yang5f999732011-07-26 09:50:46 -0500716#define CONFIG_ENV_SIZE 0x2000
717#define CONFIG_SYS_MMC_ENV_DEV 0
Scott Wood6915cc22012-09-21 16:31:00 -0500718#elif defined(CONFIG_NAND)
Ying Zhangb8b404d2013-09-06 17:30:58 +0800719#ifdef CONFIG_TPL_BUILD
720#define CONFIG_ENV_SIZE 0x2000
721#define CONFIG_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
722#else
Li Yang5f999732011-07-26 09:50:46 -0500723#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
Ying Zhangb8b404d2013-09-06 17:30:58 +0800724#endif
Ying Zhangb8b404d2013-09-06 17:30:58 +0800725#define CONFIG_ENV_OFFSET (1024 * 1024)
Li Yang5f999732011-07-26 09:50:46 -0500726#define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE)
Scott Wood6915cc22012-09-21 16:31:00 -0500727#elif defined(CONFIG_SYS_RAMBOOT)
Li Yang5f999732011-07-26 09:50:46 -0500728#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
729#define CONFIG_ENV_SIZE 0x2000
Li Yang5f999732011-07-26 09:50:46 -0500730#else
Li Yang5f999732011-07-26 09:50:46 -0500731#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Li Yang5f999732011-07-26 09:50:46 -0500732#define CONFIG_ENV_SIZE 0x2000
733#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
734#endif
735
736#define CONFIG_LOADS_ECHO /* echo on for serial download */
737#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
738
739/*
Li Yang5f999732011-07-26 09:50:46 -0500740 * USB
741 */
742#define CONFIG_HAS_FSL_DR_USB
743
744#if defined(CONFIG_HAS_FSL_DR_USB)
Tom Riniceed5d22017-05-12 22:33:27 -0400745#ifdef CONFIG_USB_EHCI_HCD
Li Yang5f999732011-07-26 09:50:46 -0500746#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
747#define CONFIG_USB_EHCI_FSL
Li Yang5f999732011-07-26 09:50:46 -0500748#endif
749#endif
750
York Sun06732382016-11-17 13:53:33 -0800751#if defined(CONFIG_TARGET_P1020RDB_PD)
ramneek mehresh3ca2b9a2014-05-13 15:36:07 +0530752#define CONFIG_USB_MAX_CONTROLLER_COUNT 1
753#endif
754
Li Yang5f999732011-07-26 09:50:46 -0500755#ifdef CONFIG_MMC
Li Yang5f999732011-07-26 09:50:46 -0500756#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Li Yang5f999732011-07-26 09:50:46 -0500757#endif
758
Li Yang5f999732011-07-26 09:50:46 -0500759#undef CONFIG_WATCHDOG /* watchdog disabled */
760
761/*
762 * Miscellaneous configurable options
763 */
Li Yang5f999732011-07-26 09:50:46 -0500764#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Li Yang5f999732011-07-26 09:50:46 -0500765
766/*
767 * For booting Linux, the board info and command line data
768 * have to be in the first 64 MB of memory, since this is
769 * the maximum mapped by the Linux kernel during initialization.
770 */
771#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory for Linux*/
772#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
773
774#if defined(CONFIG_CMD_KGDB)
775#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Li Yang5f999732011-07-26 09:50:46 -0500776#endif
777
778/*
779 * Environment Configuration
780 */
Mario Six790d8442018-03-28 14:38:20 +0200781#define CONFIG_HOSTNAME "unknown"
Joe Hershberger257ff782011-10-13 13:03:47 +0000782#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000783#define CONFIG_BOOTFILE "uImage"
Li Yang5f999732011-07-26 09:50:46 -0500784#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
785
786/* default location for tftp and bootm */
787#define CONFIG_LOADADDR 1000000
788
Li Yang5f999732011-07-26 09:50:46 -0500789#ifdef __SW_BOOT_NOR
790#define __NOR_RST_CMD \
791norboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_NOR 1; \
792i2c mw 18 3 __SW_BOOT_MASK 1; reset
793#endif
794#ifdef __SW_BOOT_SPI
795#define __SPI_RST_CMD \
796spiboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_SPI 1; \
797i2c mw 18 3 __SW_BOOT_MASK 1; reset
798#endif
799#ifdef __SW_BOOT_SD
800#define __SD_RST_CMD \
801sdboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_SD 1; \
802i2c mw 18 3 __SW_BOOT_MASK 1; reset
803#endif
804#ifdef __SW_BOOT_NAND
805#define __NAND_RST_CMD \
806nandboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_NAND 1; \
807i2c mw 18 3 __SW_BOOT_MASK 1; reset
808#endif
809#ifdef __SW_BOOT_PCIE
810#define __PCIE_RST_CMD \
811pciboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_PCIE 1; \
812i2c mw 18 3 __SW_BOOT_MASK 1; reset
813#endif
814
815#define CONFIG_EXTRA_ENV_SETTINGS \
816"netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200817"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
Li Yang5f999732011-07-26 09:50:46 -0500818"loadaddr=1000000\0" \
819"bootfile=uImage\0" \
820"tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200821 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
822 "erase " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
823 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize; " \
824 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
825 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize\0" \
Li Yang5f999732011-07-26 09:50:46 -0500826"hwconfig=usb1:dr_mode=host,phy_type=ulpi\0" \
827"consoledev=ttyS0\0" \
828"ramdiskaddr=2000000\0" \
829"ramdiskfile=rootfs.ext2.gz.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500830"fdtaddr=1e00000\0" \
Li Yang5f999732011-07-26 09:50:46 -0500831"bdev=sda1\0" \
832"jffs2nor=mtdblock3\0" \
833"norbootaddr=ef080000\0" \
834"norfdtaddr=ef040000\0" \
835"jffs2nand=mtdblock9\0" \
836"nandbootaddr=100000\0" \
837"nandfdtaddr=80000\0" \
838"ramdisk_size=120000\0" \
839"map_lowernorbank=i2c dev 1; i2c mw 18 1 02 1; i2c mw 18 3 fd 1\0" \
840"map_uppernorbank=i2c dev 1; i2c mw 18 1 00 1; i2c mw 18 3 fd 1\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200841__stringify(__NOR_RST_CMD)"\0" \
842__stringify(__SPI_RST_CMD)"\0" \
843__stringify(__SD_RST_CMD)"\0" \
844__stringify(__NAND_RST_CMD)"\0" \
845__stringify(__PCIE_RST_CMD)"\0"
Li Yang5f999732011-07-26 09:50:46 -0500846
847#define CONFIG_NFSBOOTCOMMAND \
848"setenv bootargs root=/dev/nfs rw " \
849"nfsroot=$serverip:$rootpath " \
850"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
851"console=$consoledev,$baudrate $othbootargs;" \
852"tftp $loadaddr $bootfile;" \
853"tftp $fdtaddr $fdtfile;" \
854"bootm $loadaddr - $fdtaddr"
855
856#define CONFIG_HDBOOT \
857"setenv bootargs root=/dev/$bdev rw rootdelay=30 " \
858"console=$consoledev,$baudrate $othbootargs;" \
859"usb start;" \
860"ext2load usb 0:1 $loadaddr /boot/$bootfile;" \
861"ext2load usb 0:1 $fdtaddr /boot/$fdtfile;" \
862"bootm $loadaddr - $fdtaddr"
863
864#define CONFIG_USB_FAT_BOOT \
865"setenv bootargs root=/dev/ram rw " \
866"console=$consoledev,$baudrate $othbootargs " \
867"ramdisk_size=$ramdisk_size;" \
868"usb start;" \
869"fatload usb 0:2 $loadaddr $bootfile;" \
870"fatload usb 0:2 $fdtaddr $fdtfile;" \
871"fatload usb 0:2 $ramdiskaddr $ramdiskfile;" \
872"bootm $loadaddr $ramdiskaddr $fdtaddr"
873
874#define CONFIG_USB_EXT2_BOOT \
875"setenv bootargs root=/dev/ram rw " \
876"console=$consoledev,$baudrate $othbootargs " \
877"ramdisk_size=$ramdisk_size;" \
878"usb start;" \
879"ext2load usb 0:4 $loadaddr $bootfile;" \
880"ext2load usb 0:4 $fdtaddr $fdtfile;" \
881"ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \
882"bootm $loadaddr $ramdiskaddr $fdtaddr"
883
884#define CONFIG_NORBOOT \
885"setenv bootargs root=/dev/$jffs2nor rw " \
886"console=$consoledev,$baudrate rootfstype=jffs2 $othbootargs;" \
887"bootm $norbootaddr - $norfdtaddr"
888
889#define CONFIG_RAMBOOTCOMMAND \
890"setenv bootargs root=/dev/ram rw " \
891"console=$consoledev,$baudrate $othbootargs " \
892"ramdisk_size=$ramdisk_size;" \
893"tftp $ramdiskaddr $ramdiskfile;" \
894"tftp $loadaddr $bootfile;" \
895"tftp $fdtaddr $fdtfile;" \
896"bootm $loadaddr $ramdiskaddr $fdtaddr"
897
898#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
899
900#endif /* __CONFIG_H */