blob: c57802f2934500cf2f63a29076cc2903c7b26b67 [file] [log] [blame]
Lokesh Vutla5af02db2018-08-27 15:57:32 +05301/* SPDX-License-Identifier: GPL-2.0+ */
2/*
3 * Texas Instruments System Control Interface Protocol
4 * Based on include/linux/soc/ti/ti_sci_protocol.h from Linux.
5 *
6 * Copyright (C) 2018 Texas Instruments Incorporated - http://www.ti.com/
7 * Nishanth Menon
8 * Lokesh Vutla <lokeshvutla@ti.com>
9 */
10
11#ifndef __TISCI_PROTOCOL_H
12#define __TISCI_PROTOCOL_H
13
14/**
15 * struct ti_sci_version_info - version information structure
16 * @abi_major: Major ABI version. Change here implies risk of backward
17 * compatibility break.
18 * @abi_minor: Minor ABI version. Change here implies new feature addition,
19 * or compatible change in ABI.
20 * @firmware_revision: Firmware revision (not usually used).
21 * @firmware_description: Firmware description (not usually used).
22 */
23struct ti_sci_version_info {
24 u8 abi_major;
25 u8 abi_minor;
26 u16 firmware_revision;
27 char firmware_description[32];
28};
29
30struct ti_sci_handle;
31
32/**
Andreas Dannenberg5299c4c2018-08-27 15:57:33 +053033 * struct ti_sci_board_ops - Board config operations
34 * @board_config: Command to set the board configuration
35 * Returns 0 for successful exclusive request, else returns
36 * corresponding error message.
37 * @board_config_rm: Command to set the board resource management
38 * configuration
39 * Returns 0 for successful exclusive request, else returns
40 * corresponding error message.
41 * @board_config_security: Command to set the board security configuration
42 * Returns 0 for successful exclusive request, else returns
43 * corresponding error message.
44 * @board_config_pm: Command to trigger and set the board power and clock
45 * management related configuration
46 * Returns 0 for successful exclusive request, else returns
47 * corresponding error message.
48 */
49struct ti_sci_board_ops {
50 int (*board_config)(const struct ti_sci_handle *handle,
51 u64 addr, u32 size);
52 int (*board_config_rm)(const struct ti_sci_handle *handle,
53 u64 addr, u32 size);
54 int (*board_config_security)(const struct ti_sci_handle *handle,
55 u64 addr, u32 size);
56 int (*board_config_pm)(const struct ti_sci_handle *handle,
57 u64 addr, u32 size);
58};
59
60/**
Andreas Dannenberg24a4d5e2018-08-27 15:57:34 +053061 * struct ti_sci_dev_ops - Device control operations
62 * @get_device: Command to request for device managed by TISCI
63 * Returns 0 for successful exclusive request, else returns
64 * corresponding error message.
65 * @idle_device: Command to idle a device managed by TISCI
66 * Returns 0 for successful exclusive request, else returns
67 * corresponding error message.
68 * @put_device: Command to release a device managed by TISCI
69 * Returns 0 for successful release, else returns corresponding
70 * error message.
71 * @is_valid: Check if the device ID is a valid ID.
72 * Returns 0 if the ID is valid, else returns corresponding error.
73 * @get_context_loss_count: Command to retrieve context loss counter - this
74 * increments every time the device looses context. Overflow
75 * is possible.
76 * - count: pointer to u32 which will retrieve counter
77 * Returns 0 for successful information request and count has
78 * proper data, else returns corresponding error message.
79 * @is_idle: Reports back about device idle state
80 * - req_state: Returns requested idle state
81 * Returns 0 for successful information request and req_state and
82 * current_state has proper data, else returns corresponding error
83 * message.
84 * @is_stop: Reports back about device stop state
85 * - req_state: Returns requested stop state
86 * - current_state: Returns current stop state
87 * Returns 0 for successful information request and req_state and
88 * current_state has proper data, else returns corresponding error
89 * message.
90 * @is_on: Reports back about device ON(or active) state
91 * - req_state: Returns requested ON state
92 * - current_state: Returns current ON state
93 * Returns 0 for successful information request and req_state and
94 * current_state has proper data, else returns corresponding error
95 * message.
96 * @is_transitioning: Reports back if the device is in the middle of transition
97 * of state.
98 * -current_state: Returns 'true' if currently transitioning.
99 * @set_device_resets: Command to configure resets for device managed by TISCI.
100 * -reset_state: Device specific reset bit field
101 * Returns 0 for successful request, else returns
102 * corresponding error message.
103 * @get_device_resets: Command to read state of resets for device managed
104 * by TISCI.
105 * -reset_state: pointer to u32 which will retrieve resets
106 * Returns 0 for successful request, else returns
107 * corresponding error message.
108 *
109 * NOTE: for all these functions, the following parameters are generic in
110 * nature:
111 * -handle: Pointer to TISCI handle as retrieved by *ti_sci_get_handle
112 * -id: Device Identifier
113 *
114 * Request for the device - NOTE: the client MUST maintain integrity of
115 * usage count by balancing get_device with put_device. No refcounting is
116 * managed by driver for that purpose.
117 */
118struct ti_sci_dev_ops {
119 int (*get_device)(const struct ti_sci_handle *handle, u32 id);
120 int (*idle_device)(const struct ti_sci_handle *handle, u32 id);
121 int (*put_device)(const struct ti_sci_handle *handle, u32 id);
122 int (*is_valid)(const struct ti_sci_handle *handle, u32 id);
123 int (*get_context_loss_count)(const struct ti_sci_handle *handle,
124 u32 id, u32 *count);
125 int (*is_idle)(const struct ti_sci_handle *handle, u32 id,
126 bool *requested_state);
127 int (*is_stop)(const struct ti_sci_handle *handle, u32 id,
128 bool *req_state, bool *current_state);
129 int (*is_on)(const struct ti_sci_handle *handle, u32 id,
130 bool *req_state, bool *current_state);
131 int (*is_transitioning)(const struct ti_sci_handle *handle, u32 id,
132 bool *current_state);
133 int (*set_device_resets)(const struct ti_sci_handle *handle, u32 id,
134 u32 reset_state);
135 int (*get_device_resets)(const struct ti_sci_handle *handle, u32 id,
136 u32 *reset_state);
137};
138
139/**
Lokesh Vutlad10c80c2018-08-27 15:57:35 +0530140 * struct ti_sci_clk_ops - Clock control operations
141 * @get_clock: Request for activation of clock and manage by processor
142 * - needs_ssc: 'true' if Spread Spectrum clock is desired.
143 * - can_change_freq: 'true' if frequency change is desired.
144 * - enable_input_term: 'true' if input termination is desired.
145 * @idle_clock: Request for Idling a clock managed by processor
146 * @put_clock: Release the clock to be auto managed by TISCI
147 * @is_auto: Is the clock being auto managed
148 * - req_state: state indicating if the clock is auto managed
149 * @is_on: Is the clock ON
150 * - req_state: if the clock is requested to be forced ON
151 * - current_state: if the clock is currently ON
152 * @is_off: Is the clock OFF
153 * - req_state: if the clock is requested to be forced OFF
154 * - current_state: if the clock is currently Gated
155 * @set_parent: Set the clock source of a specific device clock
156 * - parent_id: Parent clock identifier to set.
157 * @get_parent: Get the current clock source of a specific device clock
158 * - parent_id: Parent clock identifier which is the parent.
159 * @get_num_parents: Get the number of parents of the current clock source
160 * - num_parents: returns the number of parent clocks.
161 * @get_best_match_freq: Find a best matching frequency for a frequency
162 * range.
163 * - match_freq: Best matching frequency in Hz.
164 * @set_freq: Set the Clock frequency
165 * @get_freq: Get the Clock frequency
166 * - current_freq: Frequency in Hz that the clock is at.
167 *
168 * NOTE: for all these functions, the following parameters are generic in
169 * nature:
170 * -handle: Pointer to TISCI handle as retrieved by *ti_sci_get_handle
171 * -did: Device identifier this request is for
172 * -cid: Clock identifier for the device for this request.
173 * Each device has it's own set of clock inputs. This indexes
174 * which clock input to modify.
175 * -min_freq: The minimum allowable frequency in Hz. This is the minimum
176 * allowable programmed frequency and does not account for clock
177 * tolerances and jitter.
178 * -target_freq: The target clock frequency in Hz. A frequency will be
179 * processed as close to this target frequency as possible.
180 * -max_freq: The maximum allowable frequency in Hz. This is the maximum
181 * allowable programmed frequency and does not account for clock
182 * tolerances and jitter.
183 *
184 * Request for the clock - NOTE: the client MUST maintain integrity of
185 * usage count by balancing get_clock with put_clock. No refcounting is
186 * managed by driver for that purpose.
187 */
188struct ti_sci_clk_ops {
189 int (*get_clock)(const struct ti_sci_handle *handle, u32 did, u8 cid,
190 bool needs_ssc, bool can_change_freq,
191 bool enable_input_term);
192 int (*idle_clock)(const struct ti_sci_handle *handle, u32 did, u8 cid);
193 int (*put_clock)(const struct ti_sci_handle *handle, u32 did, u8 cid);
194 int (*is_auto)(const struct ti_sci_handle *handle, u32 did, u8 cid,
195 bool *req_state);
196 int (*is_on)(const struct ti_sci_handle *handle, u32 did, u8 cid,
197 bool *req_state, bool *current_state);
198 int (*is_off)(const struct ti_sci_handle *handle, u32 did, u8 cid,
199 bool *req_state, bool *current_state);
200 int (*set_parent)(const struct ti_sci_handle *handle, u32 did, u8 cid,
201 u8 parent_id);
202 int (*get_parent)(const struct ti_sci_handle *handle, u32 did, u8 cid,
203 u8 *parent_id);
204 int (*get_num_parents)(const struct ti_sci_handle *handle, u32 did,
205 u8 cid, u8 *num_parents);
206 int (*get_best_match_freq)(const struct ti_sci_handle *handle, u32 did,
207 u8 cid, u64 min_freq, u64 target_freq,
208 u64 max_freq, u64 *match_freq);
209 int (*set_freq)(const struct ti_sci_handle *handle, u32 did, u8 cid,
210 u64 min_freq, u64 target_freq, u64 max_freq);
211 int (*get_freq)(const struct ti_sci_handle *handle, u32 did, u8 cid,
212 u64 *current_freq);
213};
214
215/**
Grygorii Strashkod64c5b22019-02-05 17:31:21 +0530216 * struct ti_sci_rm_core_ops - Resource management core operations
217 * @get_range: Get a range of resources belonging to ti sci host.
218 * @get_rage_from_shost: Get a range of resources belonging to
219 * specified host id.
220 * - s_host: Host processing entity to which the
221 * resources are allocated
222 *
223 * NOTE: for these functions, all the parameters are consolidated and defined
224 * as below:
225 * - handle: Pointer to TISCI handle as retrieved by *ti_sci_get_handle
226 * - dev_id: TISCI device ID.
227 * - subtype: Resource assignment subtype that is being requested
228 * from the given device.
229 * - range_start: Start index of the resource range
230 * - range_end: Number of resources in the range
231 */
232struct ti_sci_rm_core_ops {
233 int (*get_range)(const struct ti_sci_handle *handle, u32 dev_id,
234 u8 subtype, u16 *range_start, u16 *range_num);
235 int (*get_range_from_shost)(const struct ti_sci_handle *handle,
236 u32 dev_id, u8 subtype, u8 s_host,
237 u16 *range_start, u16 *range_num);
238};
239
240/**
Andreas Dannenberg5bd08372018-08-27 15:57:36 +0530241 * struct ti_sci_core_ops - SoC Core Operations
242 * @reboot_device: Reboot the SoC
243 * Returns 0 for successful request(ideally should never return),
244 * else returns corresponding error value.
Lokesh Vutla032dce82019-03-08 11:47:32 +0530245 * @query_msmc: Query the size of available msmc
246 * Return 0 for successful query else appropriate error value.
Andreas Dannenberg5bd08372018-08-27 15:57:36 +0530247 */
248struct ti_sci_core_ops {
249 int (*reboot_device)(const struct ti_sci_handle *handle);
Lokesh Vutla032dce82019-03-08 11:47:32 +0530250 int (*query_msmc)(const struct ti_sci_handle *handle,
251 u64 *msmc_start, u64 *msmc_end);
Andreas Dannenberg5bd08372018-08-27 15:57:36 +0530252};
253
254/**
Lokesh Vutlab8856af2018-08-27 15:57:37 +0530255 * struct ti_sci_proc_ops - Processor specific operations.
256 *
257 * @proc_request: Request for controlling a physical processor.
258 * The requesting host should be in the processor access list.
259 * @proc_release: Relinquish a physical processor control
260 * @proc_handover: Handover a physical processor control to another host
261 * in the permitted list.
262 * @set_proc_boot_cfg: Base configuration of the processor
263 * @set_proc_boot_ctrl: Setup limited control flags in specific cases.
264 * @proc_auth_boot_image:
265 * @get_proc_boot_status: Get the state of physical processor
266 *
267 * NOTE: for all these functions, the following parameters are generic in
268 * nature:
269 * -handle: Pointer to TISCI handle as retrieved by *ti_sci_get_handle
270 * -pid: Processor ID
271 *
272 */
273struct ti_sci_proc_ops {
274 int (*proc_request)(const struct ti_sci_handle *handle, u8 pid);
275 int (*proc_release)(const struct ti_sci_handle *handle, u8 pid);
276 int (*proc_handover)(const struct ti_sci_handle *handle, u8 pid,
277 u8 hid);
278 int (*set_proc_boot_cfg)(const struct ti_sci_handle *handle, u8 pid,
279 u64 bv, u32 cfg_set, u32 cfg_clr);
280 int (*set_proc_boot_ctrl)(const struct ti_sci_handle *handle, u8 pid,
281 u32 ctrl_set, u32 ctrl_clr);
Andrew F. Davis7aa9a082019-04-12 12:54:44 -0400282 int (*proc_auth_boot_image)(const struct ti_sci_handle *handle,
283 u64 *image_addr, u32 *image_size);
Lokesh Vutlab8856af2018-08-27 15:57:37 +0530284 int (*get_proc_boot_status)(const struct ti_sci_handle *handle, u8 pid,
285 u64 *bv, u32 *cfg_flags, u32 *ctrl_flags,
286 u32 *sts_flags);
287};
288
Grygorii Strashkod64c5b22019-02-05 17:31:21 +0530289#define TI_SCI_RING_MODE_RING (0)
290#define TI_SCI_RING_MODE_MESSAGE (1)
291#define TI_SCI_RING_MODE_CREDENTIALS (2)
292#define TI_SCI_RING_MODE_QM (3)
293
294#define TI_SCI_MSG_UNUSED_SECONDARY_HOST TI_SCI_RM_NULL_U8
295
296/* RA config.addr_lo parameter is valid for RM ring configure TI_SCI message */
297#define TI_SCI_MSG_VALUE_RM_RING_ADDR_LO_VALID BIT(0)
298/* RA config.addr_hi parameter is valid for RM ring configure TI_SCI message */
299#define TI_SCI_MSG_VALUE_RM_RING_ADDR_HI_VALID BIT(1)
300 /* RA config.count parameter is valid for RM ring configure TI_SCI message */
301#define TI_SCI_MSG_VALUE_RM_RING_COUNT_VALID BIT(2)
302/* RA config.mode parameter is valid for RM ring configure TI_SCI message */
303#define TI_SCI_MSG_VALUE_RM_RING_MODE_VALID BIT(3)
304/* RA config.size parameter is valid for RM ring configure TI_SCI message */
305#define TI_SCI_MSG_VALUE_RM_RING_SIZE_VALID BIT(4)
306/* RA config.order_id parameter is valid for RM ring configure TISCI message */
307#define TI_SCI_MSG_VALUE_RM_RING_ORDER_ID_VALID BIT(5)
308
309#define TI_SCI_MSG_VALUE_RM_ALL_NO_ORDER \
310 (TI_SCI_MSG_VALUE_RM_RING_ADDR_LO_VALID | \
311 TI_SCI_MSG_VALUE_RM_RING_ADDR_HI_VALID | \
312 TI_SCI_MSG_VALUE_RM_RING_COUNT_VALID | \
313 TI_SCI_MSG_VALUE_RM_RING_MODE_VALID | \
314 TI_SCI_MSG_VALUE_RM_RING_SIZE_VALID)
315
316/**
317 * struct ti_sci_rm_ringacc_ops - Ring Accelerator Management operations
318 * @config: configure the SoC Navigator Subsystem Ring Accelerator ring
319 * @get_config: get the SoC Navigator Subsystem Ring Accelerator ring
320 * configuration
321 */
322struct ti_sci_rm_ringacc_ops {
323 int (*config)(const struct ti_sci_handle *handle,
324 u32 valid_params, u16 nav_id, u16 index,
325 u32 addr_lo, u32 addr_hi, u32 count, u8 mode,
326 u8 size, u8 order_id
327 );
328 int (*get_config)(const struct ti_sci_handle *handle,
329 u32 nav_id, u32 index, u8 *mode,
330 u32 *addr_lo, u32 *addr_hi, u32 *count,
331 u8 *size, u8 *order_id);
332};
333
334/**
335 * struct ti_sci_rm_psil_ops - PSI-L thread operations
336 * @pair: pair PSI-L source thread to a destination thread.
337 * If the src_thread is mapped to UDMA tchan, the corresponding channel's
338 * TCHAN_THRD_ID register is updated.
339 * If the dst_thread is mapped to UDMA rchan, the corresponding channel's
340 * RCHAN_THRD_ID register is updated.
341 * @unpair: unpair PSI-L source thread from a destination thread.
342 * If the src_thread is mapped to UDMA tchan, the corresponding channel's
343 * TCHAN_THRD_ID register is cleared.
344 * If the dst_thread is mapped to UDMA rchan, the corresponding channel's
345 * RCHAN_THRD_ID register is cleared.
346 */
347struct ti_sci_rm_psil_ops {
348 int (*pair)(const struct ti_sci_handle *handle, u32 nav_id,
349 u32 src_thread, u32 dst_thread);
350 int (*unpair)(const struct ti_sci_handle *handle, u32 nav_id,
351 u32 src_thread, u32 dst_thread);
352};
353
354/* UDMAP channel types */
355#define TI_SCI_RM_UDMAP_CHAN_TYPE_PKT_PBRR 2
356#define TI_SCI_RM_UDMAP_CHAN_TYPE_PKT_PBRR_SB 3 /* RX only */
357#define TI_SCI_RM_UDMAP_CHAN_TYPE_3RDP_PBRR 10
358#define TI_SCI_RM_UDMAP_CHAN_TYPE_3RDP_PBVR 11
359#define TI_SCI_RM_UDMAP_CHAN_TYPE_3RDP_BCOPY_PBRR 12
360#define TI_SCI_RM_UDMAP_CHAN_TYPE_3RDP_BCOPY_PBVR 13
361
362/* UDMAP channel atypes */
363#define TI_SCI_RM_UDMAP_ATYPE_PHYS 0
364#define TI_SCI_RM_UDMAP_ATYPE_INTERMEDIATE 1
365#define TI_SCI_RM_UDMAP_ATYPE_VIRTUAL 2
366
367/* UDMAP channel scheduling priorities */
368#define TI_SCI_RM_UDMAP_SCHED_PRIOR_HIGH 0
369#define TI_SCI_RM_UDMAP_SCHED_PRIOR_MEDHIGH 1
370#define TI_SCI_RM_UDMAP_SCHED_PRIOR_MEDLOW 2
371#define TI_SCI_RM_UDMAP_SCHED_PRIOR_LOW 3
372
373#define TI_SCI_RM_UDMAP_RX_FLOW_DESC_HOST 0
374#define TI_SCI_RM_UDMAP_RX_FLOW_DESC_MONO 2
375
376/* UDMAP TX/RX channel valid_params common declarations */
377#define TI_SCI_MSG_VALUE_RM_UDMAP_CH_PAUSE_ON_ERR_VALID BIT(0)
378#define TI_SCI_MSG_VALUE_RM_UDMAP_CH_ATYPE_VALID BIT(1)
379#define TI_SCI_MSG_VALUE_RM_UDMAP_CH_CHAN_TYPE_VALID BIT(2)
380#define TI_SCI_MSG_VALUE_RM_UDMAP_CH_FETCH_SIZE_VALID BIT(3)
381#define TI_SCI_MSG_VALUE_RM_UDMAP_CH_CQ_QNUM_VALID BIT(4)
382#define TI_SCI_MSG_VALUE_RM_UDMAP_CH_PRIORITY_VALID BIT(5)
383#define TI_SCI_MSG_VALUE_RM_UDMAP_CH_QOS_VALID BIT(6)
384#define TI_SCI_MSG_VALUE_RM_UDMAP_CH_ORDER_ID_VALID BIT(7)
385#define TI_SCI_MSG_VALUE_RM_UDMAP_CH_SCHED_PRIORITY_VALID BIT(8)
386
387/**
388 * Configures a Navigator Subsystem UDMAP transmit channel
389 *
390 * Configures a Navigator Subsystem UDMAP transmit channel registers.
391 * See @ti_sci_msg_rm_udmap_tx_ch_cfg_req
392 */
393struct ti_sci_msg_rm_udmap_tx_ch_cfg {
394 u32 valid_params;
395#define TI_SCI_MSG_VALUE_RM_UDMAP_CH_TX_FILT_EINFO_VALID BIT(9)
396#define TI_SCI_MSG_VALUE_RM_UDMAP_CH_TX_FILT_PSWORDS_VALID BIT(10)
397#define TI_SCI_MSG_VALUE_RM_UDMAP_CH_TX_SUPR_TDPKT_VALID BIT(11)
398#define TI_SCI_MSG_VALUE_RM_UDMAP_CH_TX_CREDIT_COUNT_VALID BIT(12)
399#define TI_SCI_MSG_VALUE_RM_UDMAP_CH_TX_FDEPTH_VALID BIT(13)
400 u16 nav_id;
401 u16 index;
402 u8 tx_pause_on_err;
403 u8 tx_filt_einfo;
404 u8 tx_filt_pswords;
405 u8 tx_atype;
406 u8 tx_chan_type;
407 u8 tx_supr_tdpkt;
408 u16 tx_fetch_size;
409 u8 tx_credit_count;
410 u16 txcq_qnum;
411 u8 tx_priority;
412 u8 tx_qos;
413 u8 tx_orderid;
414 u16 fdepth;
415 u8 tx_sched_priority;
416};
417
418/**
419 * Configures a Navigator Subsystem UDMAP receive channel
420 *
421 * Configures a Navigator Subsystem UDMAP receive channel registers.
422 * See @ti_sci_msg_rm_udmap_rx_ch_cfg_req
423 */
424struct ti_sci_msg_rm_udmap_rx_ch_cfg {
425 u32 valid_params;
426#define TI_SCI_MSG_VALUE_RM_UDMAP_CH_RX_FLOWID_START_VALID BIT(9)
427#define TI_SCI_MSG_VALUE_RM_UDMAP_CH_RX_FLOWID_CNT_VALID BIT(10)
428#define TI_SCI_MSG_VALUE_RM_UDMAP_CH_RX_IGNORE_SHORT_VALID BIT(11)
429#define TI_SCI_MSG_VALUE_RM_UDMAP_CH_RX_IGNORE_LONG_VALID BIT(12)
430 u16 nav_id;
431 u16 index;
432 u16 rx_fetch_size;
433 u16 rxcq_qnum;
434 u8 rx_priority;
435 u8 rx_qos;
436 u8 rx_orderid;
437 u8 rx_sched_priority;
438 u16 flowid_start;
439 u16 flowid_cnt;
440 u8 rx_pause_on_err;
441 u8 rx_atype;
442 u8 rx_chan_type;
443 u8 rx_ignore_short;
444 u8 rx_ignore_long;
445};
446
447/**
448 * Configures a Navigator Subsystem UDMAP receive flow
449 *
450 * Configures a Navigator Subsystem UDMAP receive flow's registers.
451 * See @tis_ci_msg_rm_udmap_flow_cfg_req
452 */
453struct ti_sci_msg_rm_udmap_flow_cfg {
454 u32 valid_params;
455#define TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_EINFO_PRESENT_VALID BIT(0)
456#define TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_PSINFO_PRESENT_VALID BIT(1)
457#define TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_ERROR_HANDLING_VALID BIT(2)
458#define TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_DESC_TYPE_VALID BIT(3)
459#define TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_SOP_OFFSET_VALID BIT(4)
460#define TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_DEST_QNUM_VALID BIT(5)
461#define TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_SRC_TAG_HI_VALID BIT(6)
462#define TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_SRC_TAG_LO_VALID BIT(7)
463#define TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_DEST_TAG_HI_VALID BIT(8)
464#define TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_DEST_TAG_LO_VALID BIT(9)
465#define TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_SRC_TAG_HI_SEL_VALID BIT(10)
466#define TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_SRC_TAG_LO_SEL_VALID BIT(11)
467#define TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_DEST_TAG_HI_SEL_VALID BIT(12)
468#define TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_DEST_TAG_LO_SEL_VALID BIT(13)
469#define TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_FDQ0_SZ0_QNUM_VALID BIT(14)
470#define TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_FDQ1_QNUM_VALID BIT(15)
471#define TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_FDQ2_QNUM_VALID BIT(16)
472#define TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_FDQ3_QNUM_VALID BIT(17)
473#define TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_PS_LOCATION_VALID BIT(18)
474 u16 nav_id;
475 u16 flow_index;
476 u8 rx_einfo_present;
477 u8 rx_psinfo_present;
478 u8 rx_error_handling;
479 u8 rx_desc_type;
480 u16 rx_sop_offset;
481 u16 rx_dest_qnum;
482 u8 rx_src_tag_hi;
483 u8 rx_src_tag_lo;
484 u8 rx_dest_tag_hi;
485 u8 rx_dest_tag_lo;
486 u8 rx_src_tag_hi_sel;
487 u8 rx_src_tag_lo_sel;
488 u8 rx_dest_tag_hi_sel;
489 u8 rx_dest_tag_lo_sel;
490 u16 rx_fdq0_sz0_qnum;
491 u16 rx_fdq1_qnum;
492 u16 rx_fdq2_qnum;
493 u16 rx_fdq3_qnum;
494 u8 rx_ps_location;
495};
496
Lokesh Vutlab8856af2018-08-27 15:57:37 +0530497/**
Grygorii Strashkod64c5b22019-02-05 17:31:21 +0530498 * struct ti_sci_rm_udmap_ops - UDMA Management operations
499 * @tx_ch_cfg: configure SoC Navigator Subsystem UDMA transmit channel.
500 * @rx_ch_cfg: configure SoC Navigator Subsystem UDMA receive channel.
501 * @rx_flow_cfg: configure SoC Navigator Subsystem UDMA receive flow.
502 */
503struct ti_sci_rm_udmap_ops {
504 int (*tx_ch_cfg)(const struct ti_sci_handle *handle,
505 const struct ti_sci_msg_rm_udmap_tx_ch_cfg *params);
506 int (*rx_ch_cfg)(const struct ti_sci_handle *handle,
507 const struct ti_sci_msg_rm_udmap_rx_ch_cfg *params);
508 int (*rx_flow_cfg)(
509 const struct ti_sci_handle *handle,
510 const struct ti_sci_msg_rm_udmap_flow_cfg *params);
511};
512
513/**
Andrew F. Davis2aafc0c2019-04-12 12:54:43 -0400514 * struct ti_sci_msg_fwl_region_cfg - Request and Response for firewalls settings
515 *
516 * @fwl_id: Firewall ID in question
517 * @region: Region or channel number to set config info
518 * This field is unused in case of a simple firewall and must be initialized
519 * to zero. In case of a region based firewall, this field indicates the
520 * region in question. (index starting from 0) In case of a channel based
521 * firewall, this field indicates the channel in question (index starting
522 * from 0)
523 * @n_permission_regs: Number of permission registers to set
524 * @control: Contents of the firewall CONTROL register to set
525 * @permissions: Contents of the firewall PERMISSION register to set
526 * @start_address: Contents of the firewall START_ADDRESS register to set
527 * @end_address: Contents of the firewall END_ADDRESS register to set
528 */
529struct ti_sci_msg_fwl_region {
530 u16 fwl_id;
531 u16 region;
532 u32 n_permission_regs;
533 u32 control;
534 u32 permissions[3];
535 u64 start_address;
536 u64 end_address;
537} __packed;
538
539/**
540 * \brief Request and Response for firewall owner change
541 *
542 * @fwl_id: Firewall ID in question
543 * @region: Region or channel number to set config info
544 * This field is unused in case of a simple firewall and must be initialized
545 * to zero. In case of a region based firewall, this field indicates the
546 * region in question. (index starting from 0) In case of a channel based
547 * firewall, this field indicates the channel in question (index starting
548 * from 0)
549 * @n_permission_regs: Number of permission registers <= 3
550 * @control: Control register value for this region
551 * @owner_index: New owner index to change to. Owner indexes are setup in DMSC firmware boot configuration data
552 * @owner_privid: New owner priv-id, used to lookup owner_index is not known, must be set to zero otherwise
553 * @owner_permission_bits: New owner permission bits
554 */
555struct ti_sci_msg_fwl_owner {
556 u16 fwl_id;
557 u16 region;
558 u8 owner_index;
559 u8 owner_privid;
560 u16 owner_permission_bits;
561} __packed;
562
563/**
564 * struct ti_sci_fwl_ops - Firewall specific operations
565 * @set_fwl_region: Request for configuring the firewall permissions.
566 * @get_fwl_region: Request for retrieving the firewall permissions.
567 * @change_fwl_owner: Request for a change of firewall owner.
568 */
569struct ti_sci_fwl_ops {
570 int (*set_fwl_region)(const struct ti_sci_handle *handle, const struct ti_sci_msg_fwl_region *region);
571 int (*get_fwl_region)(const struct ti_sci_handle *handle, struct ti_sci_msg_fwl_region *region);
572 int (*change_fwl_owner)(const struct ti_sci_handle *handle, struct ti_sci_msg_fwl_owner *owner);
573};
574
575/**
Andreas Dannenberg5299c4c2018-08-27 15:57:33 +0530576 * struct ti_sci_ops - Function support for TI SCI
577 * @board_ops: Miscellaneous operations
Andreas Dannenberg24a4d5e2018-08-27 15:57:34 +0530578 * @dev_ops: Device specific operations
Lokesh Vutlad10c80c2018-08-27 15:57:35 +0530579 * @clk_ops: Clock specific operations
Andreas Dannenberg5bd08372018-08-27 15:57:36 +0530580 * @core_ops: Core specific operations
Lokesh Vutlab8856af2018-08-27 15:57:37 +0530581 * @proc_ops: Processor specific operations
Grygorii Strashkod64c5b22019-02-05 17:31:21 +0530582 * @ring_ops: Ring Accelerator Management operations
Andrew F. Davis2aafc0c2019-04-12 12:54:43 -0400583 * @fw_ops: Firewall specific operations
Andreas Dannenberg5299c4c2018-08-27 15:57:33 +0530584 */
585struct ti_sci_ops {
586 struct ti_sci_board_ops board_ops;
Andreas Dannenberg24a4d5e2018-08-27 15:57:34 +0530587 struct ti_sci_dev_ops dev_ops;
Lokesh Vutlad10c80c2018-08-27 15:57:35 +0530588 struct ti_sci_clk_ops clk_ops;
Andreas Dannenberg5bd08372018-08-27 15:57:36 +0530589 struct ti_sci_core_ops core_ops;
Lokesh Vutlab8856af2018-08-27 15:57:37 +0530590 struct ti_sci_proc_ops proc_ops;
Grygorii Strashkod64c5b22019-02-05 17:31:21 +0530591 struct ti_sci_rm_core_ops rm_core_ops;
592 struct ti_sci_rm_ringacc_ops rm_ring_ops;
593 struct ti_sci_rm_psil_ops rm_psil_ops;
594 struct ti_sci_rm_udmap_ops rm_udmap_ops;
Andrew F. Davis2aafc0c2019-04-12 12:54:43 -0400595 struct ti_sci_fwl_ops fwl_ops;
Andreas Dannenberg5299c4c2018-08-27 15:57:33 +0530596};
597
598/**
Lokesh Vutla5af02db2018-08-27 15:57:32 +0530599 * struct ti_sci_handle - Handle returned to TI SCI clients for usage.
Andreas Dannenberg5299c4c2018-08-27 15:57:33 +0530600 * @ops: operations that are made available to TI SCI clients
Lokesh Vutla5af02db2018-08-27 15:57:32 +0530601 * @version: structure containing version information
602 */
603struct ti_sci_handle {
Andreas Dannenberg5299c4c2018-08-27 15:57:33 +0530604 struct ti_sci_ops ops;
Lokesh Vutla5af02db2018-08-27 15:57:32 +0530605 struct ti_sci_version_info version;
606};
607
Grygorii Strashkod64c5b22019-02-05 17:31:21 +0530608#define TI_SCI_RESOURCE_NULL 0xffff
609
610/**
611 * struct ti_sci_resource_desc - Description of TI SCI resource instance range.
612 * @start: Start index of the resource.
613 * @num: Number of resources.
614 * @res_map: Bitmap to manage the allocation of these resources.
615 */
616struct ti_sci_resource_desc {
617 u16 start;
618 u16 num;
619 unsigned long *res_map;
620};
621
622/**
623 * struct ti_sci_resource - Structure representing a resource assigned
624 * to a device.
625 * @sets: Number of sets available from this resource type
626 * @desc: Array of resource descriptors.
627 */
628struct ti_sci_resource {
629 u16 sets;
630 struct ti_sci_resource_desc *desc;
631};
632
Lokesh Vutla5af02db2018-08-27 15:57:32 +0530633#if IS_ENABLED(CONFIG_TI_SCI_PROTOCOL)
634
635const struct ti_sci_handle *ti_sci_get_handle_from_sysfw(struct udevice *dev);
636const struct ti_sci_handle *ti_sci_get_handle(struct udevice *dev);
637const struct ti_sci_handle *ti_sci_get_by_phandle(struct udevice *dev,
638 const char *property);
Grygorii Strashkod64c5b22019-02-05 17:31:21 +0530639u16 ti_sci_get_free_resource(struct ti_sci_resource *res);
640void ti_sci_release_resource(struct ti_sci_resource *res, u16 id);
641struct ti_sci_resource *
642devm_ti_sci_get_of_resource(const struct ti_sci_handle *handle,
643 struct udevice *dev, u32 dev_id, char *of_prop);
Lokesh Vutla5af02db2018-08-27 15:57:32 +0530644
645#else /* CONFIG_TI_SCI_PROTOCOL */
646
647static inline
648const struct ti_sci_handle *ti_sci_get_handle_from_sysfw(struct udevice *dev)
649{
650 return ERR_PTR(-EINVAL);
651}
652
653static inline const struct ti_sci_handle *ti_sci_get_handle(struct udevice *dev)
654{
655 return ERR_PTR(-EINVAL);
656}
657
658static inline
659const struct ti_sci_handle *ti_sci_get_by_phandle(struct udevice *dev,
660 const char *property)
661{
662 return ERR_PTR(-EINVAL);
663}
Grygorii Strashkod64c5b22019-02-05 17:31:21 +0530664
665static inline u16 ti_sci_get_free_resource(struct ti_sci_resource *res)
666{
667 return TI_SCI_RESOURCE_NULL;
668}
669
670static inline void ti_sci_release_resource(struct ti_sci_resource *res, u16 id)
671{
672}
673
674static inline struct ti_sci_resource *
675devm_ti_sci_get_of_resource(const struct ti_sci_handle *handle,
676 struct udevice *dev, u32 dev_id, char *of_prop)
677{
678 return ERR_PTR(-EINVAL);
679}
Lokesh Vutla5af02db2018-08-27 15:57:32 +0530680#endif /* CONFIG_TI_SCI_PROTOCOL */
681
682#endif /* __TISCI_PROTOCOL_H */