blob: 086cb9b34e69289e7d38afc2b01af994d560b398 [file] [log] [blame]
Stelian Pop048bcfb2008-03-26 19:52:30 +01001/*
Jean-Christophe PLAGNIOL-VILLARD23164f12009-04-16 21:30:44 +02002 * [origin: Linux kernel arch/arm/mach-at91/include/mach/at91_pmc.h]
Stelian Pop048bcfb2008-03-26 19:52:30 +01003 *
4 * Copyright (C) 2005 Ivan Kokshaysky
5 * Copyright (C) SAN People
Jens Scharsig698ad062010-02-03 22:46:01 +01006 * Copyright (C) 2009 Jens Scharsig (js_at_ng@scharsoft.de)
Stelian Pop048bcfb2008-03-26 19:52:30 +01007 *
8 * Power Management Controller (PMC) - System peripherals registers.
9 * Based on AT91RM9200 datasheet revision E.
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 */
16
17#ifndef AT91_PMC_H
18#define AT91_PMC_H
19
Jens Scharsig58aa5632011-02-19 06:17:02 +000020#define AT91_ASM_PMC_MOR (ATMEL_BASE_PMC + 0x20)
21#define AT91_ASM_PMC_PLLAR (ATMEL_BASE_PMC + 0x28)
22#define AT91_ASM_PMC_PLLBR (ATMEL_BASE_PMC + 0x2c)
23#define AT91_ASM_PMC_MCKR (ATMEL_BASE_PMC + 0x30)
24#define AT91_ASM_PMC_SR (ATMEL_BASE_PMC + 0x68)
Jens Scharsig698ad062010-02-03 22:46:01 +010025
26#ifndef __ASSEMBLY__
27
28#include <asm/types.h>
29
30typedef struct at91_pmc {
31 u32 scer; /* 0x00 System Clock Enable Register */
32 u32 scdr; /* 0x04 System Clock Disable Register */
33 u32 scsr; /* 0x08 System Clock Status Register */
34 u32 reserved0;
35 u32 pcer; /* 0x10 Peripheral Clock Enable Register */
36 u32 pcdr; /* 0x14 Peripheral Clock Disable Register */
37 u32 pcsr; /* 0x18 Peripheral Clock Status Register */
Sergey Matyukevichd25010d2010-06-09 23:09:06 +040038 u32 uckr; /* 0x1C UTMI Clock Register */
Jens Scharsig698ad062010-02-03 22:46:01 +010039 u32 mor; /* 0x20 Main Oscilator Register */
40 u32 mcfr; /* 0x24 Main Clock Frequency Register */
41 u32 pllar; /* 0x28 PLL A Register */
42 u32 pllbr; /* 0x2C PLL B Register */
43 u32 mckr; /* 0x30 Master Clock Register */
Sergey Matyukevichd25010d2010-06-09 23:09:06 +040044 u32 reserved1;
45 u32 usb; /* 0x38 USB Clock Register */
46 u32 reserved2;
Jens Scharsig698ad062010-02-03 22:46:01 +010047 u32 pck[4]; /* 0x40 Programmable Clock Register 0 - 3 */
48 u32 reserved3[4];
49 u32 ier; /* 0x60 Interrupt Enable Register */
50 u32 idr; /* 0x64 Interrupt Disable Register */
51 u32 sr; /* 0x68 Status Register */
52 u32 imr; /* 0x6C Interrupt Mask Register */
53 u32 reserved4[4];
54 u32 pllicpr; /* 0x80 Change Pump Current Register (SAM9) */
55 u32 reserved5[21];
56 u32 wpmr; /* 0xE4 Write Protect Mode Register (CAP0) */
57 u32 wpsr; /* 0xE8 Write Protect Status Register (CAP0) */
58 u32 reserved8[5];
59} at91_pmc_t;
60
61#endif /* end not assembly */
62
63#define AT91_PMC_MOR_MOSCEN 0x01
64#define AT91_PMC_MOR_OSCBYPASS 0x02
65#define AT91_PMC_MOR_OSCOUNT(x) ((x & 0xff) << 8)
66
67#define AT91_PMC_PLLXR_DIV(x) (x & 0xFF)
68#define AT91_PMC_PLLXR_PLLCOUNT(x) ((x & 0x3F) << 8)
69#define AT91_PMC_PLLXR_OUT(x) ((x & 0x03) << 14)
70#define AT91_PMC_PLLXR_MUL(x) ((x & 0x7FF) << 16)
71#define AT91_PMC_PLLAR_29 0x20000000
72#define AT91_PMC_PLLBR_USBDIV_1 0x00000000
73#define AT91_PMC_PLLBR_USBDIV_2 0x10000000
74#define AT91_PMC_PLLBR_USBDIV_4 0x20000000
75
Jens Scharsige3542352010-02-14 12:20:43 +010076#define AT91_PMC_MCFR_MAINRDY 0x00010000
77#define AT91_PMC_MCFR_MAINF_MASK 0x0000FFFF
78
Jens Scharsig698ad062010-02-03 22:46:01 +010079#define AT91_PMC_MCKR_CSS_SLOW 0x00000000
80#define AT91_PMC_MCKR_CSS_MAIN 0x00000001
81#define AT91_PMC_MCKR_CSS_PLLA 0x00000002
82#define AT91_PMC_MCKR_CSS_PLLB 0x00000003
83#define AT91_PMC_MCKR_CSS_MASK 0x00000003
84
85#define AT91_PMC_MCKR_PRES_1 0x00000000
86#define AT91_PMC_MCKR_PRES_2 0x00000004
87#define AT91_PMC_MCKR_PRES_4 0x00000008
88#define AT91_PMC_MCKR_PRES_8 0x0000000C
89#define AT91_PMC_MCKR_PRES_16 0x00000010
90#define AT91_PMC_MCKR_PRES_32 0x00000014
91#define AT91_PMC_MCKR_PRES_64 0x00000018
92#define AT91_PMC_MCKR_PRES_MASK 0x0000001C
93
clagix@gmail.com34fb6a62010-12-06 08:03:37 +000094#ifdef CONFIG_AT91RM9200
Jens Scharsig698ad062010-02-03 22:46:01 +010095#define AT91_PMC_MCKR_MDIV_1 0x00000000
96#define AT91_PMC_MCKR_MDIV_2 0x00000100
clagix@gmail.com34fb6a62010-12-06 08:03:37 +000097#define AT91_PMC_MCKR_MDIV_3 0x00000200
98#define AT91_PMC_MCKR_MDIV_4 0x00000300
99#define AT91_PMC_MCKR_MDIV_MASK 0x00000300
100#else
101#define AT91_PMC_MCKR_MDIV_1 0x00000000
102#define AT91_PMC_MCKR_MDIV_2 0x00000100
Jens Scharsig698ad062010-02-03 22:46:01 +0100103#define AT91_PMC_MCKR_MDIV_4 0x00000200
104#define AT91_PMC_MCKR_MDIV_MASK 0x00000300
clagix@gmail.com34fb6a62010-12-06 08:03:37 +0000105#endif
Jens Scharsig698ad062010-02-03 22:46:01 +0100106
107#define AT91_PMC_MCKR_PLLADIV_1 0x00001000
108#define AT91_PMC_MCKR_PLLADIV_2 0x00002000
109
110#define AT91_PMC_IXR_MOSCS 0x00000001
111#define AT91_PMC_IXR_LOCKA 0x00000002
112#define AT91_PMC_IXR_LOCKB 0x00000004
113#define AT91_PMC_IXR_MCKRDY 0x00000008
114#define AT91_PMC_IXR_LOCKU 0x00000040
115#define AT91_PMC_IXR_PCKRDY0 0x00000100
116#define AT91_PMC_IXR_PCKRDY1 0x00000200
117#define AT91_PMC_IXR_PCKRDY2 0x00000400
118#define AT91_PMC_IXR_PCKRDY3 0x00000800
119
120#ifdef CONFIG_AT91_LEGACY
Stelian Pop048bcfb2008-03-26 19:52:30 +0100121#define AT91_PMC_SCER (AT91_PMC + 0x00) /* System Clock Enable Register */
122#define AT91_PMC_SCDR (AT91_PMC + 0x04) /* System Clock Disable Register */
123
124#define AT91_PMC_SCSR (AT91_PMC + 0x08) /* System Clock Status Register */
Matthias Fuchs1e01b082010-03-25 14:30:13 +0100125#endif
126
Stelian Pop048bcfb2008-03-26 19:52:30 +0100127#define AT91_PMC_PCK (1 << 0) /* Processor Clock */
128#define AT91RM9200_PMC_UDP (1 << 1) /* USB Devcice Port Clock [AT91RM9200 only] */
129#define AT91RM9200_PMC_MCKUDP (1 << 2) /* USB Device Port Master Clock Automatic Disable on Suspend [AT91RM9200 only] */
Jean-Christophe PLAGNIOL-VILLARD23164f12009-04-16 21:30:44 +0200130#define AT91CAP9_PMC_DDR (1 << 2) /* DDR Clock [AT91CAP9 revC only] */
Stelian Pop048bcfb2008-03-26 19:52:30 +0100131#define AT91RM9200_PMC_UHP (1 << 4) /* USB Host Port Clock [AT91RM9200 only] */
132#define AT91SAM926x_PMC_UHP (1 << 6) /* USB Host Port Clock [AT91SAM926x only] */
133#define AT91CAP9_PMC_UHP (1 << 6) /* USB Host Port Clock [AT91CAP9 only] */
134#define AT91SAM926x_PMC_UDP (1 << 7) /* USB Devcice Port Clock [AT91SAM926x only] */
135#define AT91_PMC_PCK0 (1 << 8) /* Programmable Clock 0 */
136#define AT91_PMC_PCK1 (1 << 9) /* Programmable Clock 1 */
137#define AT91_PMC_PCK2 (1 << 10) /* Programmable Clock 2 */
138#define AT91_PMC_PCK3 (1 << 11) /* Programmable Clock 3 */
139#define AT91_PMC_HCK0 (1 << 16) /* AHB Clock (USB host) [AT91SAM9261 only] */
140#define AT91_PMC_HCK1 (1 << 17) /* AHB Clock (LCD) [AT91SAM9261 only] */
141
Matthias Fuchs1e01b082010-03-25 14:30:13 +0100142#ifdef CONFIG_AT91_LEGACY
Stelian Pop048bcfb2008-03-26 19:52:30 +0100143#define AT91_PMC_PCER (AT91_PMC + 0x10) /* Peripheral Clock Enable Register */
144#define AT91_PMC_PCDR (AT91_PMC + 0x14) /* Peripheral Clock Disable Register */
145#define AT91_PMC_PCSR (AT91_PMC + 0x18) /* Peripheral Clock Status Register */
146
147#define AT91_CKGR_UCKR (AT91_PMC + 0x1C) /* UTMI Clock Register [SAM9RL, CAP9] */
Matthias Fuchs1e01b082010-03-25 14:30:13 +0100148#endif
149
Jean-Christophe PLAGNIOL-VILLARD23164f12009-04-16 21:30:44 +0200150#define AT91_PMC_UPLLEN (1 << 16) /* UTMI PLL Enable */
151#define AT91_PMC_UPLLCOUNT (0xf << 20) /* UTMI PLL Start-up Time */
152#define AT91_PMC_BIASEN (1 << 24) /* UTMI BIAS Enable */
153#define AT91_PMC_BIASCOUNT (0xf << 28) /* UTMI PLL Start-up Time */
Stelian Pop048bcfb2008-03-26 19:52:30 +0100154
Matthias Fuchs1e01b082010-03-25 14:30:13 +0100155#ifdef CONFIG_AT91_LEGACY
Stelian Pop048bcfb2008-03-26 19:52:30 +0100156#define AT91_CKGR_MOR (AT91_PMC + 0x20) /* Main Oscillator Register [not on SAM9RL] */
Matthias Fuchs1e01b082010-03-25 14:30:13 +0100157#endif
Stelian Pop048bcfb2008-03-26 19:52:30 +0100158#define AT91_PMC_MOSCEN (1 << 0) /* Main Oscillator Enable */
Jean-Christophe PLAGNIOL-VILLARD23164f12009-04-16 21:30:44 +0200159#define AT91_PMC_OSCBYPASS (1 << 1) /* Oscillator Bypass [SAM9x, CAP9] */
Stelian Pop048bcfb2008-03-26 19:52:30 +0100160#define AT91_PMC_OSCOUNT (0xff << 8) /* Main Oscillator Start-up Time */
Matthias Fuchs1e01b082010-03-25 14:30:13 +0100161#ifdef CONFIG_AT91_LEGACY
Stelian Pop048bcfb2008-03-26 19:52:30 +0100162#define AT91_CKGR_MCFR (AT91_PMC + 0x24) /* Main Clock Frequency Register */
Matthias Fuchs1e01b082010-03-25 14:30:13 +0100163#endif
Stelian Pop048bcfb2008-03-26 19:52:30 +0100164#define AT91_PMC_MAINF (0xffff << 0) /* Main Clock Frequency */
165#define AT91_PMC_MAINRDY (1 << 16) /* Main Clock Ready */
Matthias Fuchs1e01b082010-03-25 14:30:13 +0100166#ifdef CONFIG_AT91_LEGACY
Stelian Pop048bcfb2008-03-26 19:52:30 +0100167#define AT91_CKGR_PLLAR (AT91_PMC + 0x28) /* PLL A Register */
168#define AT91_CKGR_PLLBR (AT91_PMC + 0x2c) /* PLL B Register */
Matthias Fuchs1e01b082010-03-25 14:30:13 +0100169#endif
Stelian Pop048bcfb2008-03-26 19:52:30 +0100170#define AT91_PMC_DIV (0xff << 0) /* Divider */
171#define AT91_PMC_PLLCOUNT (0x3f << 8) /* PLL Counter */
172#define AT91_PMC_OUT (3 << 14) /* PLL Clock Frequency Range */
173#define AT91_PMC_MUL (0x7ff << 16) /* PLL Multiplier */
174#define AT91_PMC_USBDIV (3 << 28) /* USB Divisor (PLLB only) */
175#define AT91_PMC_USBDIV_1 (0 << 28)
176#define AT91_PMC_USBDIV_2 (1 << 28)
177#define AT91_PMC_USBDIV_4 (2 << 28)
178#define AT91_PMC_USB96M (1 << 28) /* Divider by 2 Enable (PLLB only) */
Jean-Christophe PLAGNIOL-VILLARD0ae32d92009-06-12 21:20:38 +0200179#define AT91_PMC_PLLA_WR_ERRATA (1 << 29) /* Bit 29 must always be set to 1 when programming the CKGR_PLLAR register */
Stelian Pop048bcfb2008-03-26 19:52:30 +0100180
Matthias Fuchs1e01b082010-03-25 14:30:13 +0100181#ifdef CONFIG_AT91_LEGACY
Stelian Pop048bcfb2008-03-26 19:52:30 +0100182#define AT91_PMC_MCKR (AT91_PMC + 0x30) /* Master Clock Register */
Matthias Fuchs1e01b082010-03-25 14:30:13 +0100183#endif
Stelian Pop048bcfb2008-03-26 19:52:30 +0100184#define AT91_PMC_CSS (3 << 0) /* Master Clock Selection */
185#define AT91_PMC_CSS_SLOW (0 << 0)
186#define AT91_PMC_CSS_MAIN (1 << 0)
187#define AT91_PMC_CSS_PLLA (2 << 0)
188#define AT91_PMC_CSS_PLLB (3 << 0)
189#define AT91_PMC_PRES (7 << 2) /* Master Clock Prescaler */
190#define AT91_PMC_PRES_1 (0 << 2)
191#define AT91_PMC_PRES_2 (1 << 2)
192#define AT91_PMC_PRES_4 (2 << 2)
193#define AT91_PMC_PRES_8 (3 << 2)
194#define AT91_PMC_PRES_16 (4 << 2)
195#define AT91_PMC_PRES_32 (5 << 2)
196#define AT91_PMC_PRES_64 (6 << 2)
197#define AT91_PMC_MDIV (3 << 8) /* Master Clock Division */
Jean-Christophe PLAGNIOL-VILLARD23164f12009-04-16 21:30:44 +0200198#define AT91RM9200_PMC_MDIV_1 (0 << 8) /* [AT91RM9200 only] */
199#define AT91RM9200_PMC_MDIV_2 (1 << 8)
200#define AT91RM9200_PMC_MDIV_3 (2 << 8)
201#define AT91RM9200_PMC_MDIV_4 (3 << 8)
202#define AT91SAM9_PMC_MDIV_1 (0 << 8) /* [SAM9,CAP9 only] */
203#define AT91SAM9_PMC_MDIV_2 (1 << 8)
204#define AT91SAM9_PMC_MDIV_4 (2 << 8)
Sedji Gaouaou538566d2009-07-09 10:16:29 +0200205#define AT91SAM9_PMC_MDIV_3 (3 << 8) /* [some SAM9 only] */
Jean-Christophe PLAGNIOL-VILLARD23164f12009-04-16 21:30:44 +0200206#define AT91SAM9_PMC_MDIV_6 (3 << 8)
207#define AT91_PMC_PDIV (1 << 12) /* Processor Clock Division [some SAM9 only] */
208#define AT91_PMC_PDIV_1 (0 << 12)
209#define AT91_PMC_PDIV_2 (1 << 12)
Stelian Pop048bcfb2008-03-26 19:52:30 +0100210
Matthias Fuchs1e01b082010-03-25 14:30:13 +0100211#ifdef CONFIG_AT91_LEGACY
Sergey Matyukevichd25010d2010-06-09 23:09:06 +0400212#define AT91_PMC_USB (AT91_PMC + 0x38) /* USB Clock Register */
213#endif
214#define AT91_PMC_USBS_USB_PLLA (0x0) /* USB Clock Input is PLLA */
215#define AT91_PMC_USBS_USB_UPLL (0x1) /* USB Clock Input is UPLL */
216#define AT91_PMC_USBDIV_8 (0x7 << 8) /* USB Clock divided by 8 */
217#define AT91_PMC_USBDIV_10 (0x9 << 8) /* USB Clock divided by 10 */
218
219#ifdef CONFIG_AT91_LEGACY
Stelian Pop048bcfb2008-03-26 19:52:30 +0100220#define AT91_PMC_PCKR(n) (AT91_PMC + 0x40 + ((n) * 4)) /* Programmable Clock 0-3 Registers */
221
222#define AT91_PMC_IER (AT91_PMC + 0x60) /* Interrupt Enable Register */
223#define AT91_PMC_IDR (AT91_PMC + 0x64) /* Interrupt Disable Register */
224#define AT91_PMC_SR (AT91_PMC + 0x68) /* Status Register */
Matthias Fuchs1e01b082010-03-25 14:30:13 +0100225#endif
Stelian Pop048bcfb2008-03-26 19:52:30 +0100226#define AT91_PMC_MOSCS (1 << 0) /* MOSCS Flag */
227#define AT91_PMC_LOCKA (1 << 1) /* PLLA Lock */
228#define AT91_PMC_LOCKB (1 << 2) /* PLLB Lock */
229#define AT91_PMC_MCKRDY (1 << 3) /* Master Clock */
Jean-Christophe PLAGNIOL-VILLARD23164f12009-04-16 21:30:44 +0200230#define AT91_PMC_LOCKU (1 << 6) /* UPLL Lock [AT91CAP9 only] */
231#define AT91_PMC_OSCSEL (1 << 7) /* Slow Clock Oscillator [AT91CAP9 revC only] */
Stelian Pop048bcfb2008-03-26 19:52:30 +0100232#define AT91_PMC_PCK0RDY (1 << 8) /* Programmable Clock 0 */
233#define AT91_PMC_PCK1RDY (1 << 9) /* Programmable Clock 1 */
234#define AT91_PMC_PCK2RDY (1 << 10) /* Programmable Clock 2 */
235#define AT91_PMC_PCK3RDY (1 << 11) /* Programmable Clock 3 */
Matthias Fuchs1e01b082010-03-25 14:30:13 +0100236#ifdef CONFIG_AT91_LEGACY
Stelian Pop048bcfb2008-03-26 19:52:30 +0100237#define AT91_PMC_IMR (AT91_PMC + 0x6c) /* Interrupt Mask Register */
238
Stelian Popf5488782008-05-08 14:52:34 +0200239#define AT91_PMC_PROT (AT91_PMC + 0xe4) /* Protect Register [AT91CAP9 revC only] */
Matthias Fuchs1e01b082010-03-25 14:30:13 +0100240#endif
Jean-Christophe PLAGNIOL-VILLARD23164f12009-04-16 21:30:44 +0200241#define AT91_PMC_PROTKEY 0x504d4301 /* Activation Code */
Matthias Fuchs1e01b082010-03-25 14:30:13 +0100242#ifdef CONFIG_AT91_LEGACY
Jean-Christophe PLAGNIOL-VILLARD23164f12009-04-16 21:30:44 +0200243#define AT91_PMC_VER (AT91_PMC + 0xfc) /* PMC Module Version [AT91CAP9 only] */
Jens Scharsig698ad062010-02-03 22:46:01 +0100244#endif /* CONFIG_AT91_LEGACY */
Stelian Pop048bcfb2008-03-26 19:52:30 +0100245#endif