blob: 41ba9e7e7acedb10461f68b99b907c8307f0b0cb [file] [log] [blame]
Jon Loeliger77a4f6e2005-07-25 14:05:07 -05001/*
Kumar Galaad4e9d42011-01-04 17:57:59 -06002 * Copyright 2004, 2007, 2010-2011 Freescale Semiconductor.
Jon Loeliger77a4f6e2005-07-25 14:05:07 -05003 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Jon Loeliger77a4f6e2005-07-25 14:05:07 -05005 */
6
7/*
8 * mpc8548cds board configuration file
9 *
10 * Please refer to doc/README.mpc85xxcds for more info.
11 *
12 */
13#ifndef __CONFIG_H
14#define __CONFIG_H
15
16/* High Level Configuration Options */
17#define CONFIG_BOOKE 1 /* BOOKE */
18#define CONFIG_E500 1 /* BOOKE e500 family */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050019
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020020#ifndef CONFIG_SYS_TEXT_BASE
21#define CONFIG_SYS_TEXT_BASE 0xfff80000
22#endif
23
Kumar Galaad4e9d42011-01-04 17:57:59 -060024#define CONFIG_SYS_SRIO
25#define CONFIG_SRIO1 /* SRIO port 1 */
26
Ed Swarthout95ae0a02007-07-27 01:50:52 -050027#define CONFIG_PCI1 /* PCI controller 1 */
Robert P. J. Daya8099812016-05-03 19:52:49 -040028#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
Ed Swarthout95ae0a02007-07-27 01:50:52 -050029#undef CONFIG_PCI2
30#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Gabor Juhosb4458732013-05-30 07:06:12 +000031#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Kumar Gala93166d22007-12-07 12:17:34 -060032#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
Kumar Gala7738d5c2008-10-21 11:33:58 -050033#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Ed Swarthout95ae0a02007-07-27 01:50:52 -050034
35#define CONFIG_TSEC_ENET /* tsec ethernet support */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050036#define CONFIG_ENV_OVERWRITE
Ed Swarthout95ae0a02007-07-27 01:50:52 -050037#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050038
Jon Loeliger6bcdb402008-03-19 15:02:07 -050039#define CONFIG_FSL_VIA
Jon Loeliger6bcdb402008-03-19 15:02:07 -050040
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050041#ifndef __ASSEMBLY__
42extern unsigned long get_clock_freq(void);
43#endif
44#define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */
45
46/*
47 * These can be toggled for performance analysis, otherwise use default.
48 */
Ed Swarthout95ae0a02007-07-27 01:50:52 -050049#define CONFIG_L2_CACHE /* toggle L2 cache */
50#define CONFIG_BTB /* toggle branch predition */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050051
52/*
53 * Only possible on E500 Version 2 or newer cores.
54 */
55#define CONFIG_ENABLE_36BIT_PHYS 1
56
chenhui zhaoa9dd52d2011-10-13 13:41:00 +080057#ifdef CONFIG_PHYS_64BIT
58#define CONFIG_ADDR_MAP
59#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
60#endif
61
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020062#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
63#define CONFIG_SYS_MEMTEST_END 0x00400000
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050064
Timur Tabid8f341c2011-08-04 18:03:41 -050065#define CONFIG_SYS_CCSRBAR 0xe0000000
66#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050067
Jon Loeligerc378bae2008-03-18 13:51:06 -050068/* DDR Setup */
York Sunf0626592013-09-30 09:22:09 -070069#define CONFIG_SYS_FSL_DDR2
Jon Loeligerc378bae2008-03-18 13:51:06 -050070#undef CONFIG_FSL_DDR_INTERACTIVE
71#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
72#define CONFIG_DDR_SPD
Jon Loeligerc378bae2008-03-18 13:51:06 -050073
chenhui zhao3560dbd2011-09-06 16:41:19 +000074#define CONFIG_DDR_ECC
Dave Liud3ca1242008-10-28 17:53:38 +080075#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
Jon Loeligerc378bae2008-03-18 13:51:06 -050076#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
77
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020078#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
79#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050080
Jon Loeligerc378bae2008-03-18 13:51:06 -050081#define CONFIG_NUM_DDR_CONTROLLERS 1
82#define CONFIG_DIMM_SLOTS_PER_CTLR 1
83#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050084
Jon Loeligerc378bae2008-03-18 13:51:06 -050085/* I2C addresses of SPD EEPROMs */
86#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
87
88/* Make sure required options are set */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050089#ifndef CONFIG_SPD_EEPROM
90#error ("CONFIG_SPD_EEPROM is required")
91#endif
92
93#undef CONFIG_CLOCKS_IN_MHZ
chenhui zhaoe97171e2011-10-13 13:40:59 +080094/*
95 * Physical Address Map
96 *
97 * 32bit:
98 * 0x0000_0000 0x7fff_ffff DDR 2G cacheable
99 * 0x8000_0000 0x9fff_ffff PCI1 MEM 512M cacheable
100 * 0xa000_0000 0xbfff_ffff PCIe MEM 512M cacheable
101 * 0xc000_0000 0xdfff_ffff RapidIO 512M cacheable
102 * 0xe000_0000 0xe00f_ffff CCSR 1M non-cacheable
103 * 0xe200_0000 0xe20f_ffff PCI1 IO 1M non-cacheable
104 * 0xe300_0000 0xe30f_ffff PCIe IO 1M non-cacheable
105 * 0xf000_0000 0xf3ff_ffff SDRAM 64M cacheable
106 * 0xf800_0000 0xf80f_ffff NVRAM/CADMUS 1M non-cacheable
107 * 0xff00_0000 0xff7f_ffff FLASH (2nd bank) 8M non-cacheable
108 * 0xff80_0000 0xffff_ffff FLASH (boot bank) 8M non-cacheable
109 *
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800110 * 36bit:
111 * 0x00000_0000 0x07fff_ffff DDR 2G cacheable
112 * 0xc0000_0000 0xc1fff_ffff PCI1 MEM 512M cacheable
113 * 0xc2000_0000 0xc3fff_ffff PCIe MEM 512M cacheable
114 * 0xc4000_0000 0xc5fff_ffff RapidIO 512M cacheable
115 * 0xfe000_0000 0xfe00f_ffff CCSR 1M non-cacheable
116 * 0xfe200_0000 0xfe20f_ffff PCI1 IO 1M non-cacheable
117 * 0xfe300_0000 0xfe30f_ffff PCIe IO 1M non-cacheable
118 * 0xff000_0000 0xff3ff_ffff SDRAM 64M cacheable
119 * 0xff800_0000 0xff80f_ffff NVRAM/CADMUS 1M non-cacheable
120 * 0xfff00_0000 0xfff7f_ffff FLASH (2nd bank) 8M non-cacheable
121 * 0xfff80_0000 0xfffff_ffff FLASH (boot bank) 8M non-cacheable
122 *
chenhui zhaoe97171e2011-10-13 13:40:59 +0800123 */
124
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500125/*
126 * Local Bus Definitions
127 */
128
129/*
130 * FLASH on the Local Bus
131 * Two banks, 8M each, using the CFI driver.
132 * Boot from BR0/OR0 bank at 0xff00_0000
133 * Alternate BR1/OR1 bank at 0xff80_0000
134 *
135 * BR0, BR1:
136 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
137 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
138 * Port Size = 16 bits = BRx[19:20] = 10
139 * Use GPCM = BRx[24:26] = 000
140 * Valid = BRx[31] = 1
141 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500142 * 0 4 8 12 16 20 24 28
143 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
144 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500145 *
146 * OR0, OR1:
147 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
148 * Reserved ORx[17:18] = 11, confusion here?
149 * CSNT = ORx[20] = 1
150 * ACS = half cycle delay = ORx[21:22] = 11
151 * SCY = 6 = ORx[24:27] = 0110
152 * TRLX = use relaxed timing = ORx[29] = 1
153 * EAD = use external address latch delay = OR[31] = 1
154 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500155 * 0 4 8 12 16 20 24 28
156 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500157 */
158
chenhui zhaoe97171e2011-10-13 13:40:59 +0800159#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800160#ifdef CONFIG_PHYS_64BIT
161#define CONFIG_SYS_FLASH_BASE_PHYS 0xfff000000ull
162#else
chenhui zhaoe97171e2011-10-13 13:40:59 +0800163#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800164#endif
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500165
chenhui zhaoe97171e2011-10-13 13:40:59 +0800166#define CONFIG_SYS_BR0_PRELIM \
Timur Tabib56570c2012-07-06 07:39:26 +0000167 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x800000) | BR_PS_16 | BR_V)
chenhui zhaoe97171e2011-10-13 13:40:59 +0800168#define CONFIG_SYS_BR1_PRELIM \
169 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500170
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200171#define CONFIG_SYS_OR0_PRELIM 0xff806e65
172#define CONFIG_SYS_OR1_PRELIM 0xff806e65
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500173
chenhui zhaoe97171e2011-10-13 13:40:59 +0800174#define CONFIG_SYS_FLASH_BANKS_LIST \
175 {CONFIG_SYS_FLASH_BASE_PHYS + 0x800000, CONFIG_SYS_FLASH_BASE_PHYS}
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200176#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
177#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
178#undef CONFIG_SYS_FLASH_CHECKSUM
179#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
180#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500181
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200182#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500183
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200184#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200185#define CONFIG_SYS_FLASH_CFI
186#define CONFIG_SYS_FLASH_EMPTY_INFO
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500187
chenhui zhao3560dbd2011-09-06 16:41:19 +0000188#define CONFIG_HWCONFIG /* enable hwconfig */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500189
190/*
191 * SDRAM on the Local Bus
192 */
chenhui zhaoe97171e2011-10-13 13:40:59 +0800193#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800194#ifdef CONFIG_PHYS_64BIT
195#define CONFIG_SYS_LBC_SDRAM_BASE_PHYS 0xff0000000ull
196#else
chenhui zhaoe97171e2011-10-13 13:40:59 +0800197#define CONFIG_SYS_LBC_SDRAM_BASE_PHYS CONFIG_SYS_LBC_SDRAM_BASE
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800198#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200199#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500200
201/*
202 * Base Register 2 and Option Register 2 configure SDRAM.
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200203 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500204 *
205 * For BR2, need:
206 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
207 * port-size = 32-bits = BR2[19:20] = 11
208 * no parity checking = BR2[21:22] = 00
209 * SDRAM for MSEL = BR2[24:26] = 011
210 * Valid = BR[31] = 1
211 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500212 * 0 4 8 12 16 20 24 28
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500213 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
214 *
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200215 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500216 * FIXME: the top 17 bits of BR2.
217 */
218
chenhui zhaoe97171e2011-10-13 13:40:59 +0800219#define CONFIG_SYS_BR2_PRELIM \
220 (BR_PHYS_ADDR(CONFIG_SYS_LBC_SDRAM_BASE_PHYS) \
221 | BR_PS_32 | (3<<BR_MSEL_SHIFT) | BR_V)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500222
223/*
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200224 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500225 *
226 * For OR2, need:
227 * 64MB mask for AM, OR2[0:7] = 1111 1100
228 * XAM, OR2[17:18] = 11
229 * 9 columns OR2[19-21] = 010
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500230 * 13 rows OR2[23-25] = 100
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500231 * EAD set for extra time OR[31] = 1
232 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500233 * 0 4 8 12 16 20 24 28
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500234 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
235 */
236
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200237#define CONFIG_SYS_OR2_PRELIM 0xfc006901
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500238
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200239#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
240#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
241#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
242#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500243
244/*
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500245 * Common settings for all Local Bus SDRAM commands.
246 * At run time, either BSMA1516 (for CPU 1.1)
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500247 * or BSMA1617 (for CPU 1.0) (old)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500248 * is OR'ed in too.
249 */
Kumar Gala727c6a62009-03-26 01:34:38 -0500250#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
251 | LSDMR_PRETOACT7 \
252 | LSDMR_ACTTORW7 \
253 | LSDMR_BL8 \
254 | LSDMR_WRC4 \
255 | LSDMR_CL3 \
256 | LSDMR_RFEN \
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500257 )
258
259/*
260 * The CADMUS registers are connected to CS3 on CDS.
261 * The new memory map places CADMUS at 0xf8000000.
262 *
263 * For BR3, need:
264 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
265 * port-size = 8-bits = BR[19:20] = 01
266 * no parity checking = BR[21:22] = 00
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500267 * GPMC for MSEL = BR[24:26] = 000
268 * Valid = BR[31] = 1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500269 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500270 * 0 4 8 12 16 20 24 28
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500271 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
272 *
273 * For OR3, need:
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500274 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500275 * disable buffer ctrl OR[19] = 0
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500276 * CSNT OR[20] = 1
277 * ACS OR[21:22] = 11
278 * XACS OR[23] = 1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500279 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500280 * SETA OR[28] = 0
281 * TRLX OR[29] = 1
282 * EHTR OR[30] = 1
283 * EAD extra time OR[31] = 1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500284 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500285 * 0 4 8 12 16 20 24 28
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500286 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
287 */
288
Jon Loeliger6bcdb402008-03-19 15:02:07 -0500289#define CONFIG_FSL_CADMUS
290
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500291#define CADMUS_BASE_ADDR 0xf8000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800292#ifdef CONFIG_PHYS_64BIT
293#define CADMUS_BASE_ADDR_PHYS 0xff8000000ull
294#else
chenhui zhaoe97171e2011-10-13 13:40:59 +0800295#define CADMUS_BASE_ADDR_PHYS CADMUS_BASE_ADDR
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800296#endif
chenhui zhaoe97171e2011-10-13 13:40:59 +0800297#define CONFIG_SYS_BR3_PRELIM \
298 (BR_PHYS_ADDR(CADMUS_BASE_ADDR_PHYS) | BR_PS_8 | BR_V)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200299#define CONFIG_SYS_OR3_PRELIM 0xfff00ff7
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500300
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200301#define CONFIG_SYS_INIT_RAM_LOCK 1
302#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200303#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500304
Wolfgang Denk0191e472010-10-26 14:34:52 +0200305#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200306#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500307
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200308#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
chenhui zhao3560dbd2011-09-06 16:41:19 +0000309#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500310
311/* Serial Port */
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500312#define CONFIG_CONS_INDEX 2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200313#define CONFIG_SYS_NS16550_SERIAL
314#define CONFIG_SYS_NS16550_REG_SIZE 1
315#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500316
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200317#define CONFIG_SYS_BAUDRATE_TABLE \
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500318 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
319
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200320#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
321#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500322
Jon Loeliger43d818f2006-10-20 15:50:15 -0500323/*
324 * I2C
325 */
Heiko Schocherf2850742012-10-24 13:48:22 +0200326#define CONFIG_SYS_I2C
327#define CONFIG_SYS_I2C_FSL
328#define CONFIG_SYS_FSL_I2C_SPEED 400000
329#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
330#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
331#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500332
Timur Tabi0b87d3f2008-07-18 16:52:23 +0200333/* EEPROM */
334#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200335#define CONFIG_SYS_I2C_EEPROM_CCID
336#define CONFIG_SYS_ID_EEPROM
337#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
338#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
Timur Tabi0b87d3f2008-07-18 16:52:23 +0200339
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500340/*
341 * General PCI
Sergei Shtylyov6ffad932006-12-27 22:07:15 +0300342 * Memory space is mapped 1-1, but I/O space must start from 0.
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500343 */
Kumar Galaef43b6e2008-12-02 16:08:39 -0600344#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800345#ifdef CONFIG_PHYS_64BIT
346#define CONFIG_SYS_PCI1_MEM_BUS 0xe0000000
347#define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull
348#else
Kumar Gala3fe80872008-12-02 16:08:36 -0600349#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600350#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800351#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200352#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600353#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
Kumar Gala64bb6d12008-12-02 16:08:37 -0600354#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800355#ifdef CONFIG_PHYS_64BIT
356#define CONFIG_SYS_PCI1_IO_PHYS 0xfe2000000ull
357#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200358#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800359#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200360#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500361
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500362#ifdef CONFIG_PCIE1
Kumar Galaac799852010-12-17 10:21:22 -0600363#define CONFIG_SYS_PCIE1_NAME "Slot"
Kumar Galaef43b6e2008-12-02 16:08:39 -0600364#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800365#ifdef CONFIG_PHYS_64BIT
366#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
367#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc20000000ull
368#else
Kumar Gala3fe80872008-12-02 16:08:36 -0600369#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600370#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800371#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200372#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600373#define CONFIG_SYS_PCIE1_IO_VIRT 0xe3000000
Kumar Gala64bb6d12008-12-02 16:08:37 -0600374#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800375#ifdef CONFIG_PHYS_64BIT
376#define CONFIG_SYS_PCIE1_IO_PHYS 0xfe3000000ull
377#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200378#define CONFIG_SYS_PCIE1_IO_PHYS 0xe3000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800379#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200380#define CONFIG_SYS_PCIE1_IO_SIZE 0x00100000 /* 1M */
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500381#endif
Zang Roy-r61911a5f77dc2006-12-14 14:14:55 +0800382
383/*
384 * RapidIO MMU
385 */
chenhui zhaoe97171e2011-10-13 13:40:59 +0800386#define CONFIG_SYS_SRIO1_MEM_VIRT 0xc0000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800387#ifdef CONFIG_PHYS_64BIT
388#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc40000000ull
389#else
chenhui zhaoe97171e2011-10-13 13:40:59 +0800390#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc0000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800391#endif
Kumar Galaad4e9d42011-01-04 17:57:59 -0600392#define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 512M */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500393
Randy Vinson1dfd6d92007-02-27 19:42:22 -0700394#ifdef CONFIG_LEGACY
395#define BRIDGE_ID 17
396#define VIA_ID 2
397#else
398#define BRIDGE_ID 28
399#define VIA_ID 4
400#endif
401
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500402#if defined(CONFIG_PCI)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500403#undef CONFIG_EEPRO100
404#undef CONFIG_TULIP
405
chenhui zhao3560dbd2011-09-06 16:41:19 +0000406#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500407
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500408#endif /* CONFIG_PCI */
409
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500410#if defined(CONFIG_TSEC_ENET)
411
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500412#define CONFIG_MII 1 /* MII PHY management */
Kim Phillips177e58f2007-05-16 16:52:19 -0500413#define CONFIG_TSEC1 1
414#define CONFIG_TSEC1_NAME "eTSEC0"
415#define CONFIG_TSEC2 1
416#define CONFIG_TSEC2_NAME "eTSEC1"
417#define CONFIG_TSEC3 1
418#define CONFIG_TSEC3_NAME "eTSEC2"
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500419#define CONFIG_TSEC4
Kim Phillips177e58f2007-05-16 16:52:19 -0500420#define CONFIG_TSEC4_NAME "eTSEC3"
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500421#undef CONFIG_MPC85XX_FEC
422
chenhui zhaod1077b62011-09-06 16:41:18 +0000423#define CONFIG_PHY_MARVELL
424
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500425#define TSEC1_PHY_ADDR 0
426#define TSEC2_PHY_ADDR 1
427#define TSEC3_PHY_ADDR 2
428#define TSEC4_PHY_ADDR 3
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500429
430#define TSEC1_PHYIDX 0
431#define TSEC2_PHYIDX 0
432#define TSEC3_PHYIDX 0
433#define TSEC4_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500434#define TSEC1_FLAGS TSEC_GIGABIT
435#define TSEC2_FLAGS TSEC_GIGABIT
436#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
437#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500438
439/* Options are: eTSEC[0-3] */
440#define CONFIG_ETHPRIME "eTSEC0"
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500441#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500442#endif /* CONFIG_TSEC_ENET */
443
444/*
445 * Environment
446 */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200447#define CONFIG_ENV_IS_IN_FLASH 1
chenhui zhao3560dbd2011-09-06 16:41:19 +0000448#if CONFIG_SYS_MONITOR_BASE > 0xfff80000
449#define CONFIG_ENV_ADDR 0xfff80000
450#else
451#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
452#endif
453#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K for env */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200454#define CONFIG_ENV_SIZE 0x2000
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500455
456#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200457#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500458
Jon Loeligere63319f2007-06-13 13:22:08 -0500459/*
Jon Loeligered26c742007-07-10 09:10:49 -0500460 * BOOTP options
461 */
462#define CONFIG_BOOTP_BOOTFILESIZE
463#define CONFIG_BOOTP_BOOTPATH
464#define CONFIG_BOOTP_GATEWAY
465#define CONFIG_BOOTP_HOSTNAME
466
Jon Loeligered26c742007-07-10 09:10:49 -0500467/*
Jon Loeligere63319f2007-06-13 13:22:08 -0500468 * Command line configuration.
469 */
Kumar Gala489675d2008-09-22 23:40:42 -0500470#define CONFIG_CMD_IRQ
Becky Bruceee888da2010-06-17 11:37:25 -0500471#define CONFIG_CMD_REGINFO
Jon Loeligere63319f2007-06-13 13:22:08 -0500472
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500473#if defined(CONFIG_PCI)
Jon Loeligere63319f2007-06-13 13:22:08 -0500474 #define CONFIG_CMD_PCI
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500475#endif
Jon Loeligere63319f2007-06-13 13:22:08 -0500476
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500477#undef CONFIG_WATCHDOG /* watchdog disabled */
478
479/*
480 * Miscellaneous configurable options
481 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200482#define CONFIG_SYS_LONGHELP /* undef to save memory */
Kim Phillipsf7758c12010-07-14 19:47:18 -0500483#define CONFIG_CMDLINE_EDITING /* Command-line editing */
484#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200485#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Jon Loeligere63319f2007-06-13 13:22:08 -0500486#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200487#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500488#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200489#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500490#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200491#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
492#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
493#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500494
495/*
496 * For booting Linux, the board info and command line data
Kumar Gala39ffcc12011-04-28 10:13:41 -0500497 * have to be in the first 64 MB of memory, since this is
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500498 * the maximum mapped by the Linux kernel during initialization.
499 */
Kumar Gala39ffcc12011-04-28 10:13:41 -0500500#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
501#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500502
Jon Loeligere63319f2007-06-13 13:22:08 -0500503#if defined(CONFIG_CMD_KGDB)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500504#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500505#endif
506
507/*
508 * Environment Configuration
509 */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500510#if defined(CONFIG_TSEC_ENET)
Andy Fleming458c3892007-08-16 16:35:02 -0500511#define CONFIG_HAS_ETH0
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500512#define CONFIG_HAS_ETH1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500513#define CONFIG_HAS_ETH2
Andy Fleming239e75f2006-09-13 10:34:18 -0500514#define CONFIG_HAS_ETH3
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500515#endif
516
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500517#define CONFIG_IPADDR 192.168.1.253
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500518
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500519#define CONFIG_HOSTNAME unknown
Joe Hershberger257ff782011-10-13 13:03:47 +0000520#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000521#define CONFIG_BOOTFILE "8548cds/uImage.uboot"
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500522#define CONFIG_UBOOTPATH 8548cds/u-boot.bin /* TFTP server */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500523
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500524#define CONFIG_SERVERIP 192.168.1.1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500525#define CONFIG_GATEWAYIP 192.168.1.1
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500526#define CONFIG_NETMASK 255.255.255.0
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500527
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500528#define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500529
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500530#undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500531
532#define CONFIG_BAUDRATE 115200
533
chenhui zhao3560dbd2011-09-06 16:41:19 +0000534#define CONFIG_EXTRA_ENV_SETTINGS \
535 "hwconfig=fsl_ddr:ecc=off\0" \
536 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200537 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
chenhui zhao3560dbd2011-09-06 16:41:19 +0000538 "tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200539 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
540 " +$filesize; " \
541 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
542 " +$filesize; " \
543 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
544 " $filesize; " \
545 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
546 " +$filesize; " \
547 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
548 " $filesize\0" \
chenhui zhao3560dbd2011-09-06 16:41:19 +0000549 "consoledev=ttyS1\0" \
550 "ramdiskaddr=2000000\0" \
551 "ramdiskfile=ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500552 "fdtaddr=1e00000\0" \
chenhui zhao3560dbd2011-09-06 16:41:19 +0000553 "fdtfile=mpc8548cds.dtb\0"
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500554
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500555#define CONFIG_NFSBOOTCOMMAND \
556 "setenv bootargs root=/dev/nfs rw " \
557 "nfsroot=$serverip:$rootpath " \
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500558 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500559 "console=$consoledev,$baudrate $othbootargs;" \
560 "tftp $loadaddr $bootfile;" \
Ed Swarthoutf66cbc82007-08-21 09:38:59 -0500561 "tftp $fdtaddr $fdtfile;" \
562 "bootm $loadaddr - $fdtaddr"
Andy Fleming7243f972006-09-13 10:33:35 -0500563
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500564#define CONFIG_RAMBOOTCOMMAND \
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500565 "setenv bootargs root=/dev/ram rw " \
566 "console=$consoledev,$baudrate $othbootargs;" \
567 "tftp $ramdiskaddr $ramdiskfile;" \
568 "tftp $loadaddr $bootfile;" \
Ed Swarthoutf66cbc82007-08-21 09:38:59 -0500569 "tftp $fdtaddr $fdtfile;" \
570 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500571
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500572#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500573
574#endif /* __CONFIG_H */