blob: 2dad1887e004a705f8e28e572b69964dbc80c5f3 [file] [log] [blame]
wdenk0aeb8532004-10-10 21:21:55 +00001/*
Kumar Galaa9db4ec2011-01-11 00:52:35 -06002 * Copyright 2004, 2011 Freescale Semiconductor.
wdenk0aeb8532004-10-10 21:21:55 +00003 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02004 * SPDX-License-Identifier: GPL-2.0+
wdenk0aeb8532004-10-10 21:21:55 +00005 */
6
7/*
8 * mpc8541cds board configuration file
9 *
10 * Please refer to doc/README.mpc85xxcds for more info.
11 *
12 */
wdenk0aeb8532004-10-10 21:21:55 +000013#ifndef __CONFIG_H
14#define __CONFIG_H
15
16/* High Level Configuration Options */
17#define CONFIG_BOOKE 1 /* BOOKE */
18#define CONFIG_E500 1 /* BOOKE e500 family */
Jon Loeligerf5ad3782005-07-23 10:37:35 -050019#define CONFIG_CPM2 1 /* has CPM2 */
wdenk0aeb8532004-10-10 21:21:55 +000020
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020021#define CONFIG_SYS_TEXT_BASE 0xfff80000
22
Gabor Juhosb4458732013-05-30 07:06:12 +000023#define CONFIG_PCI_INDIRECT_BRIDGE
Kumar Gala7738d5c2008-10-21 11:33:58 -050024#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Wolfgang Denka1be4762008-05-20 16:00:29 +020025#define CONFIG_TSEC_ENET /* tsec ethernet support */
wdenk0aeb8532004-10-10 21:21:55 +000026#define CONFIG_ENV_OVERWRITE
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050027
Jon Loeliger6bcdb402008-03-19 15:02:07 -050028#define CONFIG_FSL_VIA
Jon Loeliger6bcdb402008-03-19 15:02:07 -050029
wdenk0aeb8532004-10-10 21:21:55 +000030#ifndef __ASSEMBLY__
31extern unsigned long get_clock_freq(void);
32#endif
33#define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */
34
35/*
36 * These can be toggled for performance analysis, otherwise use default.
37 */
Wolfgang Denka1be4762008-05-20 16:00:29 +020038#define CONFIG_L2_CACHE /* toggle L2 cache */
wdenk0aeb8532004-10-10 21:21:55 +000039#define CONFIG_BTB /* toggle branch predition */
wdenk0aeb8532004-10-10 21:21:55 +000040
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020041#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
42#define CONFIG_SYS_MEMTEST_END 0x00400000
wdenk0aeb8532004-10-10 21:21:55 +000043
Timur Tabid8f341c2011-08-04 18:03:41 -050044#define CONFIG_SYS_CCSRBAR 0xe0000000
45#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
wdenk0aeb8532004-10-10 21:21:55 +000046
Jon Loeliger081bc6b2008-03-17 15:48:18 -050047/* DDR Setup */
York Sunf0626592013-09-30 09:22:09 -070048#define CONFIG_SYS_FSL_DDR1
Jon Loeliger081bc6b2008-03-17 15:48:18 -050049#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
50#define CONFIG_DDR_SPD
51#undef CONFIG_FSL_DDR_INTERACTIVE
52
53#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
54
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020055#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
56#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
wdenk0aeb8532004-10-10 21:21:55 +000057
Jon Loeliger081bc6b2008-03-17 15:48:18 -050058#define CONFIG_NUM_DDR_CONTROLLERS 1
59#define CONFIG_DIMM_SLOTS_PER_CTLR 1
60#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
61
62/* I2C addresses of SPD EEPROMs */
63#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
wdenk0aeb8532004-10-10 21:21:55 +000064
65/*
66 * Make sure required options are set
67 */
68#ifndef CONFIG_SPD_EEPROM
69#error ("CONFIG_SPD_EEPROM is required by MPC85555CDS")
70#endif
71
Jon Loeliger3f34a402005-07-25 11:13:26 -050072#undef CONFIG_CLOCKS_IN_MHZ
73
wdenk0aeb8532004-10-10 21:21:55 +000074/*
Jon Loeliger3f34a402005-07-25 11:13:26 -050075 * Local Bus Definitions
wdenk0aeb8532004-10-10 21:21:55 +000076 */
Jon Loeliger3f34a402005-07-25 11:13:26 -050077
78/*
79 * FLASH on the Local Bus
80 * Two banks, 8M each, using the CFI driver.
81 * Boot from BR0/OR0 bank at 0xff00_0000
82 * Alternate BR1/OR1 bank at 0xff80_0000
83 *
84 * BR0, BR1:
85 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
86 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
87 * Port Size = 16 bits = BRx[19:20] = 10
88 * Use GPCM = BRx[24:26] = 000
89 * Valid = BRx[31] = 1
90 *
91 * 0 4 8 12 16 20 24 28
92 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
93 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
94 *
95 * OR0, OR1:
96 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
97 * Reserved ORx[17:18] = 11, confusion here?
98 * CSNT = ORx[20] = 1
99 * ACS = half cycle delay = ORx[21:22] = 11
100 * SCY = 6 = ORx[24:27] = 0110
101 * TRLX = use relaxed timing = ORx[29] = 1
102 * EAD = use external address latch delay = OR[31] = 1
103 *
104 * 0 4 8 12 16 20 24 28
105 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
106 */
107
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200108#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 8M */
wdenk0aeb8532004-10-10 21:21:55 +0000109
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200110#define CONFIG_SYS_BR0_PRELIM 0xff801001
111#define CONFIG_SYS_BR1_PRELIM 0xff001001
wdenk0aeb8532004-10-10 21:21:55 +0000112
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200113#define CONFIG_SYS_OR0_PRELIM 0xff806e65
114#define CONFIG_SYS_OR1_PRELIM 0xff806e65
wdenk0aeb8532004-10-10 21:21:55 +0000115
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200116#define CONFIG_SYS_FLASH_BANKS_LIST {0xff800000, CONFIG_SYS_FLASH_BASE}
117#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
118#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
119#undef CONFIG_SYS_FLASH_CHECKSUM
120#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
121#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
wdenk0aeb8532004-10-10 21:21:55 +0000122
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200123#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
wdenk0aeb8532004-10-10 21:21:55 +0000124
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200125#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200126#define CONFIG_SYS_FLASH_CFI
127#define CONFIG_SYS_FLASH_EMPTY_INFO
wdenk0aeb8532004-10-10 21:21:55 +0000128
wdenk0aeb8532004-10-10 21:21:55 +0000129/*
Jon Loeliger3f34a402005-07-25 11:13:26 -0500130 * SDRAM on the Local Bus
wdenk0aeb8532004-10-10 21:21:55 +0000131 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200132#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
133#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
wdenk0aeb8532004-10-10 21:21:55 +0000134
135/*
136 * Base Register 2 and Option Register 2 configure SDRAM.
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200137 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
wdenk0aeb8532004-10-10 21:21:55 +0000138 *
139 * For BR2, need:
140 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
141 * port-size = 32-bits = BR2[19:20] = 11
142 * no parity checking = BR2[21:22] = 00
143 * SDRAM for MSEL = BR2[24:26] = 011
144 * Valid = BR[31] = 1
145 *
146 * 0 4 8 12 16 20 24 28
147 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
148 *
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200149 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
wdenk0aeb8532004-10-10 21:21:55 +0000150 * FIXME: the top 17 bits of BR2.
151 */
152
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200153#define CONFIG_SYS_BR2_PRELIM 0xf0001861
wdenk0aeb8532004-10-10 21:21:55 +0000154
155/*
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200156 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
wdenk0aeb8532004-10-10 21:21:55 +0000157 *
158 * For OR2, need:
159 * 64MB mask for AM, OR2[0:7] = 1111 1100
160 * XAM, OR2[17:18] = 11
161 * 9 columns OR2[19-21] = 010
162 * 13 rows OR2[23-25] = 100
163 * EAD set for extra time OR[31] = 1
164 *
165 * 0 4 8 12 16 20 24 28
166 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
167 */
168
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200169#define CONFIG_SYS_OR2_PRELIM 0xfc006901
wdenk0aeb8532004-10-10 21:21:55 +0000170
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200171#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
172#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
173#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
174#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
wdenk0aeb8532004-10-10 21:21:55 +0000175
176/*
wdenk0aeb8532004-10-10 21:21:55 +0000177 * Common settings for all Local Bus SDRAM commands.
178 * At run time, either BSMA1516 (for CPU 1.1)
179 * or BSMA1617 (for CPU 1.0) (old)
180 * is OR'ed in too.
181 */
Kumar Gala727c6a62009-03-26 01:34:38 -0500182#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
183 | LSDMR_PRETOACT7 \
184 | LSDMR_ACTTORW7 \
185 | LSDMR_BL8 \
186 | LSDMR_WRC4 \
187 | LSDMR_CL3 \
188 | LSDMR_RFEN \
wdenk0aeb8532004-10-10 21:21:55 +0000189 )
190
191/*
192 * The CADMUS registers are connected to CS3 on CDS.
193 * The new memory map places CADMUS at 0xf8000000.
194 *
195 * For BR3, need:
196 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
197 * port-size = 8-bits = BR[19:20] = 01
198 * no parity checking = BR[21:22] = 00
199 * GPMC for MSEL = BR[24:26] = 000
200 * Valid = BR[31] = 1
201 *
202 * 0 4 8 12 16 20 24 28
203 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
204 *
205 * For OR3, need:
206 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
207 * disable buffer ctrl OR[19] = 0
208 * CSNT OR[20] = 1
209 * ACS OR[21:22] = 11
210 * XACS OR[23] = 1
211 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
212 * SETA OR[28] = 0
213 * TRLX OR[29] = 1
214 * EHTR OR[30] = 1
215 * EAD extra time OR[31] = 1
216 *
217 * 0 4 8 12 16 20 24 28
218 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
219 */
220
Jon Loeliger6bcdb402008-03-19 15:02:07 -0500221#define CONFIG_FSL_CADMUS
222
wdenk0aeb8532004-10-10 21:21:55 +0000223#define CADMUS_BASE_ADDR 0xf8000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200224#define CONFIG_SYS_BR3_PRELIM 0xf8000801
225#define CONFIG_SYS_OR3_PRELIM 0xfff00ff7
wdenk0aeb8532004-10-10 21:21:55 +0000226
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200227#define CONFIG_SYS_INIT_RAM_LOCK 1
228#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200229#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
wdenk0aeb8532004-10-10 21:21:55 +0000230
Wolfgang Denk0191e472010-10-26 14:34:52 +0200231#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200232#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk0aeb8532004-10-10 21:21:55 +0000233
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200234#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
235#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
wdenk0aeb8532004-10-10 21:21:55 +0000236
237/* Serial Port */
238#define CONFIG_CONS_INDEX 2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200239#define CONFIG_SYS_NS16550_SERIAL
240#define CONFIG_SYS_NS16550_REG_SIZE 1
241#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
wdenk0aeb8532004-10-10 21:21:55 +0000242
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200243#define CONFIG_SYS_BAUDRATE_TABLE \
wdenk0aeb8532004-10-10 21:21:55 +0000244 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
245
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200246#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
247#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
wdenk0aeb8532004-10-10 21:21:55 +0000248
Jon Loeliger43d818f2006-10-20 15:50:15 -0500249/*
250 * I2C
251 */
Heiko Schocherf2850742012-10-24 13:48:22 +0200252#define CONFIG_SYS_I2C
253#define CONFIG_SYS_I2C_FSL
254#define CONFIG_SYS_FSL_I2C_SPEED 400000
255#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
256#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
257#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
wdenk0aeb8532004-10-10 21:21:55 +0000258
Timur Tabi0b87d3f2008-07-18 16:52:23 +0200259/* EEPROM */
260#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200261#define CONFIG_SYS_I2C_EEPROM_CCID
262#define CONFIG_SYS_ID_EEPROM
263#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
264#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
Timur Tabi0b87d3f2008-07-18 16:52:23 +0200265
wdenk0aeb8532004-10-10 21:21:55 +0000266/*
267 * General PCI
Sergei Shtylyov6ffad932006-12-27 22:07:15 +0300268 * Memory space is mapped 1-1, but I/O space must start from 0.
wdenk0aeb8532004-10-10 21:21:55 +0000269 */
Kumar Galaef43b6e2008-12-02 16:08:39 -0600270#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
Kumar Gala3fe80872008-12-02 16:08:36 -0600271#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600272#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200273#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600274#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
Kumar Gala64bb6d12008-12-02 16:08:37 -0600275#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200276#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
277#define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */
wdenk0aeb8532004-10-10 21:21:55 +0000278
Kumar Galaef43b6e2008-12-02 16:08:39 -0600279#define CONFIG_SYS_PCI2_MEM_VIRT 0xa0000000
Kumar Gala3fe80872008-12-02 16:08:36 -0600280#define CONFIG_SYS_PCI2_MEM_BUS 0xa0000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600281#define CONFIG_SYS_PCI2_MEM_PHYS 0xa0000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200282#define CONFIG_SYS_PCI2_MEM_SIZE 0x20000000 /* 512M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600283#define CONFIG_SYS_PCI2_IO_VIRT 0xe2100000
Kumar Gala64bb6d12008-12-02 16:08:37 -0600284#define CONFIG_SYS_PCI2_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200285#define CONFIG_SYS_PCI2_IO_PHYS 0xe2100000
286#define CONFIG_SYS_PCI2_IO_SIZE 0x100000 /* 1M */
wdenk0aeb8532004-10-10 21:21:55 +0000287
Randy Vinson1dfd6d92007-02-27 19:42:22 -0700288#ifdef CONFIG_LEGACY
289#define BRIDGE_ID 17
290#define VIA_ID 2
291#else
292#define BRIDGE_ID 28
293#define VIA_ID 4
294#endif
wdenk0aeb8532004-10-10 21:21:55 +0000295
296#if defined(CONFIG_PCI)
297
Matthew McClintockaa6dd062006-06-28 10:46:13 -0500298#define CONFIG_MPC85XX_PCI2
wdenk0aeb8532004-10-10 21:21:55 +0000299
300#undef CONFIG_EEPRO100
301#undef CONFIG_TULIP
302
wdenk0aeb8532004-10-10 21:21:55 +0000303#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200304#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
wdenk0aeb8532004-10-10 21:21:55 +0000305
306#endif /* CONFIG_PCI */
307
wdenk0aeb8532004-10-10 21:21:55 +0000308#if defined(CONFIG_TSEC_ENET)
309
wdenk0aeb8532004-10-10 21:21:55 +0000310#define CONFIG_MII 1 /* MII PHY management */
Kim Phillips177e58f2007-05-16 16:52:19 -0500311#define CONFIG_TSEC1 1
312#define CONFIG_TSEC1_NAME "TSEC0"
313#define CONFIG_TSEC2 1
314#define CONFIG_TSEC2_NAME "TSEC1"
wdenk0aeb8532004-10-10 21:21:55 +0000315#define TSEC1_PHY_ADDR 0
316#define TSEC2_PHY_ADDR 1
wdenk0aeb8532004-10-10 21:21:55 +0000317#define TSEC1_PHYIDX 0
318#define TSEC2_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500319#define TSEC1_FLAGS TSEC_GIGABIT
320#define TSEC2_FLAGS TSEC_GIGABIT
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500321
322/* Options are: TSEC[0-1] */
323#define CONFIG_ETHPRIME "TSEC0"
wdenk0aeb8532004-10-10 21:21:55 +0000324
325#endif /* CONFIG_TSEC_ENET */
326
wdenk0aeb8532004-10-10 21:21:55 +0000327/*
328 * Environment
329 */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200330#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200331#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200332#define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
333#define CONFIG_ENV_SIZE 0x2000
wdenk0aeb8532004-10-10 21:21:55 +0000334
335#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200336#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
wdenk0aeb8532004-10-10 21:21:55 +0000337
Jon Loeligere63319f2007-06-13 13:22:08 -0500338/*
Jon Loeligered26c742007-07-10 09:10:49 -0500339 * BOOTP options
340 */
341#define CONFIG_BOOTP_BOOTFILESIZE
342#define CONFIG_BOOTP_BOOTPATH
343#define CONFIG_BOOTP_GATEWAY
344#define CONFIG_BOOTP_HOSTNAME
345
Jon Loeligered26c742007-07-10 09:10:49 -0500346/*
Jon Loeligere63319f2007-06-13 13:22:08 -0500347 * Command line configuration.
348 */
Kumar Gala489675d2008-09-22 23:40:42 -0500349#define CONFIG_CMD_IRQ
Becky Bruceee888da2010-06-17 11:37:25 -0500350#define CONFIG_CMD_REGINFO
Jon Loeligere63319f2007-06-13 13:22:08 -0500351
wdenk0aeb8532004-10-10 21:21:55 +0000352#if defined(CONFIG_PCI)
Jon Loeligere63319f2007-06-13 13:22:08 -0500353 #define CONFIG_CMD_PCI
wdenk0aeb8532004-10-10 21:21:55 +0000354#endif
Jon Loeligere63319f2007-06-13 13:22:08 -0500355
wdenk0aeb8532004-10-10 21:21:55 +0000356#undef CONFIG_WATCHDOG /* watchdog disabled */
357
358/*
359 * Miscellaneous configurable options
360 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200361#define CONFIG_SYS_LONGHELP /* undef to save memory */
Kim Phillipsf7758c12010-07-14 19:47:18 -0500362#define CONFIG_CMDLINE_EDITING /* Command-line editing */
363#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200364#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Jon Loeligere63319f2007-06-13 13:22:08 -0500365#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200366#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk0aeb8532004-10-10 21:21:55 +0000367#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200368#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk0aeb8532004-10-10 21:21:55 +0000369#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200370#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
371#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
372#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk0aeb8532004-10-10 21:21:55 +0000373
374/*
375 * For booting Linux, the board info and command line data
Kumar Gala39ffcc12011-04-28 10:13:41 -0500376 * have to be in the first 64 MB of memory, since this is
wdenk0aeb8532004-10-10 21:21:55 +0000377 * the maximum mapped by the Linux kernel during initialization.
378 */
Kumar Gala39ffcc12011-04-28 10:13:41 -0500379#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
380#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
wdenk0aeb8532004-10-10 21:21:55 +0000381
Jon Loeligere63319f2007-06-13 13:22:08 -0500382#if defined(CONFIG_CMD_KGDB)
wdenk0aeb8532004-10-10 21:21:55 +0000383#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
wdenk0aeb8532004-10-10 21:21:55 +0000384#endif
385
wdenk0aeb8532004-10-10 21:21:55 +0000386/*
387 * Environment Configuration
388 */
389
390/* The mac addresses for all ethernet interface */
391#if defined(CONFIG_TSEC_ENET)
Andy Fleming458c3892007-08-16 16:35:02 -0500392#define CONFIG_HAS_ETH0
wdenk54070ab2004-12-31 09:32:47 +0000393#define CONFIG_HAS_ETH1
wdenk54070ab2004-12-31 09:32:47 +0000394#define CONFIG_HAS_ETH2
wdenk0aeb8532004-10-10 21:21:55 +0000395#endif
396
397#define CONFIG_IPADDR 192.168.1.253
398
399#define CONFIG_HOSTNAME unknown
Joe Hershberger257ff782011-10-13 13:03:47 +0000400#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000401#define CONFIG_BOOTFILE "your.uImage"
wdenk0aeb8532004-10-10 21:21:55 +0000402
403#define CONFIG_SERVERIP 192.168.1.1
404#define CONFIG_GATEWAYIP 192.168.1.1
405#define CONFIG_NETMASK 255.255.255.0
406
407#define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/
408
wdenk0aeb8532004-10-10 21:21:55 +0000409#undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
410
411#define CONFIG_BAUDRATE 115200
412
413#define CONFIG_EXTRA_ENV_SETTINGS \
414 "netdev=eth0\0" \
415 "consoledev=ttyS1\0" \
Andy Fleming7243f972006-09-13 10:33:35 -0500416 "ramdiskaddr=600000\0" \
417 "ramdiskfile=your.ramdisk.u-boot\0" \
418 "fdtaddr=400000\0" \
419 "fdtfile=your.fdt.dtb\0"
wdenk0aeb8532004-10-10 21:21:55 +0000420
421#define CONFIG_NFSBOOTCOMMAND \
422 "setenv bootargs root=/dev/nfs rw " \
423 "nfsroot=$serverip:$rootpath " \
424 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
425 "console=$consoledev,$baudrate $othbootargs;" \
426 "tftp $loadaddr $bootfile;" \
Andy Fleming7243f972006-09-13 10:33:35 -0500427 "tftp $fdtaddr $fdtfile;" \
428 "bootm $loadaddr - $fdtaddr"
wdenk0aeb8532004-10-10 21:21:55 +0000429
430#define CONFIG_RAMBOOTCOMMAND \
431 "setenv bootargs root=/dev/ram rw " \
432 "console=$consoledev,$baudrate $othbootargs;" \
433 "tftp $ramdiskaddr $ramdiskfile;" \
434 "tftp $loadaddr $bootfile;" \
435 "bootm $loadaddr $ramdiskaddr"
436
437#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
438
wdenk0aeb8532004-10-10 21:21:55 +0000439#endif /* __CONFIG_H */