blob: 9de97cc1015203bb1a3de4800b832f6b0a8f9d2e [file] [log] [blame]
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09001menu "ARM architecture"
2 depends on ARM
3
4config SYS_ARCH
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09005 default "arm"
6
Masahiro Yamada0d46c342014-09-14 03:01:51 +09007config ARM64
8 bool
Masahiro Yamada653e9fe2016-07-25 19:56:03 +09009 select PHYS_64BIT
Tom Rini84f9b612016-08-22 08:22:17 -040010 select SYS_CACHE_SHIFT_6
Masahiro Yamada0d46c342014-09-14 03:01:51 +090011
Stephen Warren81c21372017-11-02 18:11:27 -060012if ARM64
13config POSITION_INDEPENDENT
14 bool "Generate position-independent pre-relocation code"
15 help
16 U-Boot expects to be linked to a specific hard-coded address, and to
17 be loaded to and run from that address. This option lifts that
Edgar E. Iglesias63d73362020-09-09 19:07:24 +020018 restriction, thus allowing the code to be loaded to and executed from
19 almost any 4K aligned address. This logic relies on the relocation
Robert P. J. Day3a8d4e12019-12-25 06:34:07 -050020 information that is embedded in the binary to support U-Boot
Stephen Warren81c21372017-11-02 18:11:27 -060021 relocating itself to the top-of-RAM later during execution.
Stephen Warrenb80fe6d2017-12-19 18:30:36 -070022
Masahiro Yamadabf4645c2019-06-26 13:51:46 +090023config INIT_SP_RELATIVE
24 bool "Specify the early stack pointer relative to the .bss section"
Andre Przywara4d711892020-09-30 17:39:18 +010025 default n if ARCH_QEMU
Andre Przywaraa834b772020-09-30 17:39:15 +010026 default y if POSITION_INDEPENDENT
Stephen Warrenb80fe6d2017-12-19 18:30:36 -070027 help
28 U-Boot typically uses a hard-coded value for the stack pointer
Masahiro Yamadabf4645c2019-06-26 13:51:46 +090029 before relocation. Enable this option to instead calculate the
Stephen Warrenb80fe6d2017-12-19 18:30:36 -070030 initial SP at run-time. This is useful to avoid hard-coding addresses
Robert P. J. Day3a8d4e12019-12-25 06:34:07 -050031 into U-Boot, so that it can be loaded and executed at arbitrary
Masahiro Yamadabf4645c2019-06-26 13:51:46 +090032 addresses and thus avoid using arbitrary addresses at runtime.
33
34 If this option is enabled, the early stack pointer is set to
35 &_bss_start with a offset value added. The offset is specified by
36 SYS_INIT_SP_BSS_OFFSET.
37
38config SYS_INIT_SP_BSS_OFFSET
39 int "Early stack offset from the .bss base address"
40 depends on INIT_SP_RELATIVE
41 default 524288
42 help
43 This option's value is the offset added to &_bss_start in order to
Stephen Warrenb80fe6d2017-12-19 18:30:36 -070044 calculate the stack pointer. This offset should be large enough so
45 that the early malloc region, global data (gd), and early stack usage
46 do not overlap any appended DTB.
Stephen Warren80a93652018-01-03 14:31:51 -070047
48config LINUX_KERNEL_IMAGE_HEADER
49 bool
50 help
51 Place a Linux kernel image header at the start of the U-Boot binary.
52 The format of the header is described in the Linux kernel source at
53 Documentation/arm64/booting.txt. This feature is useful since the
54 image header reports the amount of memory (BSS and similar) that
55 U-Boot needs to use, but which isn't part of the binary.
56
57if LINUX_KERNEL_IMAGE_HEADER
58config LNX_KRNL_IMG_TEXT_OFFSET_BASE
59 hex
60 help
61 The value subtracted from CONFIG_SYS_TEXT_BASE to calculate the
Robert P. J. Day3a8d4e12019-12-25 06:34:07 -050062 TEXT_OFFSET value written to the Linux kernel image header.
Stephen Warren80a93652018-01-03 14:31:51 -070063endif
Stephen Warren81c21372017-11-02 18:11:27 -060064endif
65
Bharat Kumar Reddy Gooty436efc02019-12-16 09:09:43 -080066config GIC_V3_ITS
67 bool "ARM GICV3 ITS"
Rayagonda Kokatanur158c16e2020-07-26 22:37:33 +053068 select REGMAP
69 select SYSCON
Wasim Khan339539c2021-03-08 16:48:14 +010070 select IRQ
Bharat Kumar Reddy Gooty436efc02019-12-16 09:09:43 -080071 help
72 ARM GICV3 Interrupt translation service (ITS).
73 Basic support for programming locality specific peripheral
74 interrupts (LPI) configuration tables and enable LPI tables.
75 LPI configuration table can be used by u-boot or Linux.
76 ARM GICV3 has limitation, once the LPI table is enabled, LPI
77 configuration table can not be re-programmed, unless GICV3 reset.
78
Stephen Warren81c21372017-11-02 18:11:27 -060079config STATIC_RELA
80 bool
Andre Przywaraf7582ee2020-09-30 17:39:13 +010081 default y if ARM64
Stephen Warren81c21372017-11-02 18:11:27 -060082
Lokesh Vutlaf94277d2016-03-24 16:02:00 +053083config DMA_ADDR_T_64BIT
84 bool
85 default y if ARM64
86
Georges Savoundararadj3bae15f2014-10-28 23:16:09 +010087config HAS_VBAR
Tom Rinibca01962016-08-22 08:22:18 -040088 bool
Georges Savoundararadj3bae15f2014-10-28 23:16:09 +010089
Albert ARIBAUDa3823222015-10-23 18:06:40 +020090config HAS_THUMB2
Tom Rinibca01962016-08-22 08:22:18 -040091 bool
Albert ARIBAUDa3823222015-10-23 18:06:40 +020092
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +090093config GPIO_EXTRA_HEADER
94 bool
95
Phil Edworthy3b8f16a2017-06-01 07:33:28 +010096# Used for compatibility with asm files copied from the kernel
97config ARM_ASM_UNIFIED
98 bool
99 default y
100
101# Used for compatibility with asm files copied from the kernel
102config THUMB2_KERNEL
103 bool
104
Trevor Woernerba64b8b2019-05-03 09:40:59 -0400105config SYS_ICACHE_OFF
106 bool "Do not enable icache"
107 default n
108 help
109 Do not enable instruction cache in U-Boot.
110
Trevor Woerner43ec7e02019-05-03 09:41:00 -0400111config SPL_SYS_ICACHE_OFF
112 bool "Do not enable icache in SPL"
113 depends on SPL
114 default SYS_ICACHE_OFF
115 help
116 Do not enable instruction cache in SPL.
117
Trevor Woernerba64b8b2019-05-03 09:40:59 -0400118config SYS_DCACHE_OFF
119 bool "Do not enable dcache"
120 default n
121 help
122 Do not enable data cache in U-Boot.
123
Trevor Woerner43ec7e02019-05-03 09:41:00 -0400124config SPL_SYS_DCACHE_OFF
125 bool "Do not enable dcache in SPL"
126 depends on SPL
127 default SYS_DCACHE_OFF
128 help
129 Do not enable data cache in SPL.
130
Lokesh Vutla5a5bb6c2018-04-26 18:21:28 +0530131config SYS_ARM_CACHE_CP15
132 bool "CP15 based cache enabling support"
133 help
134 Select this if your processor suports enabling caches by using
135 CP15 registers.
136
Lokesh Vutlab2d00d62018-04-26 18:21:27 +0530137config SYS_ARM_MMU
138 bool "MMU-based Paged Memory Management Support"
Lokesh Vutla5a5bb6c2018-04-26 18:21:28 +0530139 select SYS_ARM_CACHE_CP15
Lokesh Vutlab2d00d62018-04-26 18:21:27 +0530140 help
141 Select if you want MMU-based virtualised addressing space
Robert P. J. Day3a8d4e12019-12-25 06:34:07 -0500142 support via paged memory management.
Lokesh Vutlab2d00d62018-04-26 18:21:27 +0530143
Lokesh Vutla076ee452018-04-26 18:21:30 +0530144config SYS_ARM_MPU
145 bool 'Use the ARM v7 PMSA Compliant MPU'
146 help
147 Some ARM systems without an MMU have instead a Memory Protection
148 Unit (MPU) that defines the type and permissions for regions of
149 memory.
150 If your CPU has an MPU then you should choose 'y' here unless you
151 know that you do not want to use the MPU.
152
Tom Rinibacb52c2017-03-07 07:13:42 -0500153# If set, the workarounds for these ARM errata are applied early during U-Boot
154# startup. Note that in general these options force the workarounds to be
155# applied; no CPU-type/version detection exists, unlike the similar options in
156# the Linux kernel. Do not set these options unless they apply! Also note that
Robert P. J. Day3a8d4e12019-12-25 06:34:07 -0500157# the following can be machine-specific errata. These do have ability to
158# provide rudimentary version and machine-specific checks, but expect no
Tom Rinibacb52c2017-03-07 07:13:42 -0500159# product checks:
160# CONFIG_ARM_ERRATA_430973
161# CONFIG_ARM_ERRATA_454179
162# CONFIG_ARM_ERRATA_621766
163# CONFIG_ARM_ERRATA_798870
164# CONFIG_ARM_ERRATA_801819
Nishanth Menon85515bf2018-06-12 15:24:08 -0500165# CONFIG_ARM_CORTEX_A8_CVE_2017_5715
Nishanth Menon6ffdeaa2018-06-12 15:24:09 -0500166# CONFIG_ARM_CORTEX_A15_CVE_2017_5715
Nishanth Menon85515bf2018-06-12 15:24:08 -0500167
Tom Rinibacb52c2017-03-07 07:13:42 -0500168config ARM_ERRATA_430973
169 bool
170
171config ARM_ERRATA_454179
172 bool
173
174config ARM_ERRATA_621766
175 bool
176
177config ARM_ERRATA_716044
178 bool
179
Siarhei Siamashkafe038a72017-03-06 03:16:53 +0200180config ARM_ERRATA_725233
181 bool
182
Tom Rinibacb52c2017-03-07 07:13:42 -0500183config ARM_ERRATA_742230
184 bool
185
186config ARM_ERRATA_743622
187 bool
188
189config ARM_ERRATA_751472
190 bool
191
192config ARM_ERRATA_761320
193 bool
194
195config ARM_ERRATA_773022
196 bool
197
198config ARM_ERRATA_774769
199 bool
200
201config ARM_ERRATA_794072
202 bool
203
204config ARM_ERRATA_798870
205 bool
206
207config ARM_ERRATA_801819
208 bool
209
210config ARM_ERRATA_826974
211 bool
212
213config ARM_ERRATA_828024
214 bool
215
216config ARM_ERRATA_829520
217 bool
218
219config ARM_ERRATA_833069
220 bool
221
222config ARM_ERRATA_833471
223 bool
224
Peng Fan5ac341f2017-08-08 13:34:52 +0800225config ARM_ERRATA_845369
Michal Simekf751ff52018-07-23 15:55:12 +0200226 bool
Peng Fan5ac341f2017-08-08 13:34:52 +0800227
Nisal Menukafaa993a2017-04-26 16:18:01 -0500228config ARM_ERRATA_852421
229 bool
230
231config ARM_ERRATA_852423
232 bool
233
Alison Wangc1293872017-12-28 13:00:55 +0800234config ARM_ERRATA_855873
235 bool
236
Nishanth Menon85515bf2018-06-12 15:24:08 -0500237config ARM_CORTEX_A8_CVE_2017_5715
238 bool
239
Nishanth Menon6ffdeaa2018-06-12 15:24:09 -0500240config ARM_CORTEX_A15_CVE_2017_5715
241 bool
242
Georges Savoundararadj3bae15f2014-10-28 23:16:09 +0100243config CPU_ARM720T
Tom Rinibca01962016-08-22 08:22:18 -0400244 bool
Tom Rini84f9b612016-08-22 08:22:17 -0400245 select SYS_CACHE_SHIFT_5
Lokesh Vutlab2d00d62018-04-26 18:21:27 +0530246 imply SYS_ARM_MMU
Georges Savoundararadj3bae15f2014-10-28 23:16:09 +0100247
248config CPU_ARM920T
Tom Rinibca01962016-08-22 08:22:18 -0400249 bool
Tom Rini84f9b612016-08-22 08:22:17 -0400250 select SYS_CACHE_SHIFT_5
Lokesh Vutlab2d00d62018-04-26 18:21:27 +0530251 imply SYS_ARM_MMU
Georges Savoundararadj3bae15f2014-10-28 23:16:09 +0100252
253config CPU_ARM926EJS
Tom Rinibca01962016-08-22 08:22:18 -0400254 bool
Tom Rini84f9b612016-08-22 08:22:17 -0400255 select SYS_CACHE_SHIFT_5
Lokesh Vutlab2d00d62018-04-26 18:21:27 +0530256 imply SYS_ARM_MMU
Georges Savoundararadj3bae15f2014-10-28 23:16:09 +0100257
258config CPU_ARM946ES
Tom Rinibca01962016-08-22 08:22:18 -0400259 bool
Tom Rini84f9b612016-08-22 08:22:17 -0400260 select SYS_CACHE_SHIFT_5
Lokesh Vutlab2d00d62018-04-26 18:21:27 +0530261 imply SYS_ARM_MMU
Georges Savoundararadj3bae15f2014-10-28 23:16:09 +0100262
263config CPU_ARM1136
Tom Rinibca01962016-08-22 08:22:18 -0400264 bool
Tom Rini84f9b612016-08-22 08:22:17 -0400265 select SYS_CACHE_SHIFT_5
Lokesh Vutlab2d00d62018-04-26 18:21:27 +0530266 imply SYS_ARM_MMU
Georges Savoundararadj3bae15f2014-10-28 23:16:09 +0100267
268config CPU_ARM1176
Tom Rinibca01962016-08-22 08:22:18 -0400269 bool
270 select HAS_VBAR
Tom Rini84f9b612016-08-22 08:22:17 -0400271 select SYS_CACHE_SHIFT_5
Lokesh Vutlab2d00d62018-04-26 18:21:27 +0530272 imply SYS_ARM_MMU
Georges Savoundararadj3bae15f2014-10-28 23:16:09 +0100273
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530274config CPU_V7A
Tom Rinibca01962016-08-22 08:22:18 -0400275 bool
Tom Rinibca01962016-08-22 08:22:18 -0400276 select HAS_THUMB2
Michal Simek84f3dec2018-07-23 15:55:13 +0200277 select HAS_VBAR
Tom Rini84f9b612016-08-22 08:22:17 -0400278 select SYS_CACHE_SHIFT_6
Lokesh Vutlab2d00d62018-04-26 18:21:27 +0530279 imply SYS_ARM_MMU
Georges Savoundararadj3bae15f2014-10-28 23:16:09 +0100280
rev13@wp.plb3b57e82015-03-01 12:44:39 +0100281config CPU_V7M
282 bool
Tom Rinibca01962016-08-22 08:22:18 -0400283 select HAS_THUMB2
Lokesh Vutla076ee452018-04-26 18:21:30 +0530284 select SYS_ARM_MPU
Michal Simek84f3dec2018-07-23 15:55:13 +0200285 select SYS_CACHE_SHIFT_5
Tom Rini19bdef62018-05-07 20:46:52 -0400286 select SYS_THUMB_BUILD
Michal Simek84f3dec2018-07-23 15:55:13 +0200287 select THUMB2_KERNEL
rev13@wp.plb3b57e82015-03-01 12:44:39 +0100288
Michal Simekf4359382018-04-26 18:21:29 +0530289config CPU_V7R
290 bool
291 select HAS_THUMB2
Lokesh Vutla076ee452018-04-26 18:21:30 +0530292 select SYS_ARM_CACHE_CP15
Michal Simek84f3dec2018-07-23 15:55:13 +0200293 select SYS_ARM_MPU
294 select SYS_CACHE_SHIFT_6
Michal Simekf4359382018-04-26 18:21:29 +0530295
Georges Savoundararadj3bae15f2014-10-28 23:16:09 +0100296config CPU_PXA
Tom Rinibca01962016-08-22 08:22:18 -0400297 bool
Tom Rini84f9b612016-08-22 08:22:17 -0400298 select SYS_CACHE_SHIFT_5
Lokesh Vutlab2d00d62018-04-26 18:21:27 +0530299 imply SYS_ARM_MMU
Georges Savoundararadj3bae15f2014-10-28 23:16:09 +0100300
301config CPU_SA1100
Tom Rinibca01962016-08-22 08:22:18 -0400302 bool
Tom Rini84f9b612016-08-22 08:22:17 -0400303 select SYS_CACHE_SHIFT_5
Lokesh Vutlab2d00d62018-04-26 18:21:27 +0530304 imply SYS_ARM_MMU
Georges Savoundararadj3bae15f2014-10-28 23:16:09 +0100305
306config SYS_CPU
Tom Rinibca01962016-08-22 08:22:18 -0400307 default "arm720t" if CPU_ARM720T
308 default "arm920t" if CPU_ARM920T
309 default "arm926ejs" if CPU_ARM926EJS
310 default "arm946es" if CPU_ARM946ES
311 default "arm1136" if CPU_ARM1136
312 default "arm1176" if CPU_ARM1176
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530313 default "armv7" if CPU_V7A
Michal Simekf4359382018-04-26 18:21:29 +0530314 default "armv7" if CPU_V7R
Tom Rinibca01962016-08-22 08:22:18 -0400315 default "armv7m" if CPU_V7M
316 default "pxa" if CPU_PXA
317 default "sa1100" if CPU_SA1100
Masahiro Yamadadade3b02014-11-06 11:39:27 +0900318 default "armv8" if ARM64
Georges Savoundararadj3bae15f2014-10-28 23:16:09 +0100319
Marek Vasutb06c9542016-05-26 18:01:36 +0200320config SYS_ARM_ARCH
321 int
322 default 4 if CPU_ARM720T
323 default 4 if CPU_ARM920T
324 default 5 if CPU_ARM926EJS
325 default 5 if CPU_ARM946ES
326 default 6 if CPU_ARM1136
327 default 6 if CPU_ARM1176
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530328 default 7 if CPU_V7A
Marek Vasutb06c9542016-05-26 18:01:36 +0200329 default 7 if CPU_V7M
Michal Simekf4359382018-04-26 18:21:29 +0530330 default 7 if CPU_V7R
Marek Vasutb06c9542016-05-26 18:01:36 +0200331 default 5 if CPU_PXA
332 default 4 if CPU_SA1100
333 default 8 if ARM64
334
Tom Rini84f9b612016-08-22 08:22:17 -0400335config SYS_CACHE_SHIFT_5
336 bool
337
338config SYS_CACHE_SHIFT_6
339 bool
340
341config SYS_CACHE_SHIFT_7
342 bool
343
344config SYS_CACHELINE_SIZE
345 int
346 default 128 if SYS_CACHE_SHIFT_7
347 default 64 if SYS_CACHE_SHIFT_6
348 default 32 if SYS_CACHE_SHIFT_5
349
Patrick Delaunayafc69a92020-04-10 16:02:02 +0200350choice
351 prompt "Select the ARM data write cache policy"
352 default SYS_ARM_CACHE_WRITETHROUGH if TARGET_BCMCYGNUS || \
Tom Rini99972932021-02-20 20:05:57 -0500353 CPU_PXA || RZA1
Patrick Delaunayafc69a92020-04-10 16:02:02 +0200354 default SYS_ARM_CACHE_WRITEBACK
355
356config SYS_ARM_CACHE_WRITEBACK
357 bool "Write-back (WB)"
358 help
359 A write updates the cache only and marks the cache line as dirty.
360 External memory is updated only when the line is evicted or explicitly
361 cleaned.
362
363config SYS_ARM_CACHE_WRITETHROUGH
364 bool "Write-through (WT)"
365 help
366 A write updates both the cache and the external memory system.
367 This does not mark the cache line as dirty.
368
369config SYS_ARM_CACHE_WRITEALLOC
370 bool "Write allocation (WA)"
371 help
372 A cache line is allocated on a write miss. This means that executing a
373 store instruction on the processor might cause a burst read to occur.
374 There is a linefill to obtain the data for the cache line, before the
375 write is performed.
376endchoice
377
Adam Fordd36b1022019-08-14 08:29:25 -0500378config ARCH_CPU_INIT
379 bool "Enable ARCH_CPU_INIT"
380 help
Robert P. J. Day3a8d4e12019-12-25 06:34:07 -0500381 Some architectures require a call to arch_cpu_init().
Adam Fordd36b1022019-08-14 08:29:25 -0500382 Say Y here to enable it
383
Andre Przywara7b169252018-04-12 04:24:46 +0300384config SYS_ARCH_TIMER
385 bool "ARM Generic Timer support"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530386 depends on CPU_V7A || ARM64
Andre Przywara7b169252018-04-12 04:24:46 +0300387 default y if ARM64
388 help
389 The ARM Generic Timer (aka arch-timer) provides an architected
390 interface to a timer source on an SoC.
Robert P. J. Day3a8d4e12019-12-25 06:34:07 -0500391 It is mandatory for ARMv8 implementation and widely available
Andre Przywara7b169252018-04-12 04:24:46 +0300392 on ARMv7 systems.
393
Masahiro Yamadae8ead732017-04-14 11:10:23 +0900394config ARM_SMCCC
395 bool "Support for ARM SMC Calling Convention (SMCCC)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530396 depends on CPU_V7A || ARM64
Masahiro Yamada836c55d2017-04-14 11:10:24 +0900397 select ARM_PSCI_FW
Masahiro Yamadae8ead732017-04-14 11:10:23 +0900398 help
399 Say Y here if you want to enable ARM SMC Calling Convention.
400 This should be enabled if U-Boot needs to communicate with system
401 firmware (for example, PSCI) according to SMCCC.
402
Linus Walleij800d6fd2015-01-23 11:50:53 +0100403config SEMIHOSTING
404 bool "support boot from semihosting"
405 help
406 In emulated environments, semihosting is a way for
407 the hosted environment to call out to the emulator to
408 retrieve files from the host machine.
409
Tom Rini1c640a62017-03-18 09:01:44 -0400410config SYS_THUMB_BUILD
411 bool "Build U-Boot using the Thumb instruction set"
412 depends on !ARM64
413 help
414 Use this flag to build U-Boot using the Thumb instruction set for
415 ARM architectures. Thumb instruction set provides better code
416 density. For ARM architectures that support Thumb2 this flag will
417 result in Thumb2 code generated by GCC.
418
419config SPL_SYS_THUMB_BUILD
420 bool "Build SPL using the Thumb instruction set"
421 default y if SYS_THUMB_BUILD
Adam Ford43a1e2d2019-08-13 14:32:30 -0500422 depends on !ARM64 && SPL
Tom Rini1c640a62017-03-18 09:01:44 -0400423 help
424 Use this flag to build SPL using the Thumb instruction set for
425 ARM architectures. Thumb instruction set provides better code
426 density. For ARM architectures that support Thumb2 this flag will
427 result in Thumb2 code generated by GCC.
428
Kever Yang55688602019-04-02 20:41:20 +0800429config TPL_SYS_THUMB_BUILD
430 bool "Build TPL using the Thumb instruction set"
431 default y if SYS_THUMB_BUILD
432 depends on TPL && !ARM64
433 help
Robert P. J. Day3a8d4e12019-12-25 06:34:07 -0500434 Use this flag to build TPL using the Thumb instruction set for
Kever Yang55688602019-04-02 20:41:20 +0800435 ARM architectures. Thumb instruction set provides better code
436 density. For ARM architectures that support Thumb2 this flag will
437 result in Thumb2 code generated by GCC.
438
439
Peng Fan10ddab42015-08-19 15:48:57 +0800440config SYS_L2CACHE_OFF
441 bool "L2cache off"
442 help
Robert P. J. Day3a8d4e12019-12-25 06:34:07 -0500443 If SoC does not support L2CACHE or one does not want to enable
Peng Fan10ddab42015-08-19 15:48:57 +0800444 L2CACHE, choose this option.
445
Andre Przywara48321ba2016-05-31 10:45:06 -0700446config ENABLE_ARM_SOC_BOOT0_HOOK
447 bool "prepare BOOT0 header"
448 help
449 If the SoC's BOOT0 requires a header area filled with (magic)
Simon Goldschmidt387218a2018-02-13 13:18:00 +0100450 values, then choose this option, and create a file included as
451 <asm/arch/boot0.h> which contains the required assembler code.
Andre Przywara48321ba2016-05-31 10:45:06 -0700452
Andre Przywara4330eb92017-02-16 01:20:21 +0000453config ARM_CORTEX_CPU_IS_UP
454 bool
455 default n
456
Fabio Estevam988f5052016-12-15 19:30:40 -0200457config USE_ARCH_MEMCPY
458 bool "Use an assembly optimized implementation of memcpy"
Tom Rini443b5162017-01-12 13:16:02 -0500459 default y
Masahiro Yamadae55f1462016-12-19 19:31:02 +0900460 depends on !ARM64
Fabio Estevam988f5052016-12-15 19:30:40 -0200461 help
462 Enable the generation of an optimized version of memcpy.
Robert P. J. Day3a8d4e12019-12-25 06:34:07 -0500463 Such an implementation may be faster under some conditions
Fabio Estevam988f5052016-12-15 19:30:40 -0200464 but may increase the binary size.
465
Tom Rini443b5162017-01-12 13:16:02 -0500466config SPL_USE_ARCH_MEMCPY
Andy Yan524f3ce2017-06-28 16:27:37 +0800467 bool "Use an assembly optimized implementation of memcpy for SPL"
Tom Rini443b5162017-01-12 13:16:02 -0500468 default y if USE_ARCH_MEMCPY
Adam Ford43a1e2d2019-08-13 14:32:30 -0500469 depends on !ARM64 && SPL
Tom Rini443b5162017-01-12 13:16:02 -0500470 help
471 Enable the generation of an optimized version of memcpy.
Robert P. J. Day3a8d4e12019-12-25 06:34:07 -0500472 Such an implementation may be faster under some conditions
Tom Rini443b5162017-01-12 13:16:02 -0500473 but may increase the binary size.
474
Kever Yang55688602019-04-02 20:41:20 +0800475config TPL_USE_ARCH_MEMCPY
476 bool "Use an assembly optimized implementation of memcpy for TPL"
477 default y if USE_ARCH_MEMCPY
Adam Ford43a1e2d2019-08-13 14:32:30 -0500478 depends on !ARM64 && TPL
Kever Yang55688602019-04-02 20:41:20 +0800479 help
480 Enable the generation of an optimized version of memcpy.
Robert P. J. Day3a8d4e12019-12-25 06:34:07 -0500481 Such an implementation may be faster under some conditions
Kever Yang55688602019-04-02 20:41:20 +0800482 but may increase the binary size.
483
Fabio Estevam988f5052016-12-15 19:30:40 -0200484config USE_ARCH_MEMSET
485 bool "Use an assembly optimized implementation of memset"
Tom Rini443b5162017-01-12 13:16:02 -0500486 default y
487 depends on !ARM64
488 help
489 Enable the generation of an optimized version of memset.
Robert P. J. Day3a8d4e12019-12-25 06:34:07 -0500490 Such an implementation may be faster under some conditions
Tom Rini443b5162017-01-12 13:16:02 -0500491 but may increase the binary size.
492
493config SPL_USE_ARCH_MEMSET
Andy Yan524f3ce2017-06-28 16:27:37 +0800494 bool "Use an assembly optimized implementation of memset for SPL"
Tom Rini443b5162017-01-12 13:16:02 -0500495 default y if USE_ARCH_MEMSET
Adam Ford43a1e2d2019-08-13 14:32:30 -0500496 depends on !ARM64 && SPL
Fabio Estevam988f5052016-12-15 19:30:40 -0200497 help
498 Enable the generation of an optimized version of memset.
Robert P. J. Day3a8d4e12019-12-25 06:34:07 -0500499 Such an implementation may be faster under some conditions
Fabio Estevam988f5052016-12-15 19:30:40 -0200500 but may increase the binary size.
501
Kever Yang55688602019-04-02 20:41:20 +0800502config TPL_USE_ARCH_MEMSET
503 bool "Use an assembly optimized implementation of memset for TPL"
504 default y if USE_ARCH_MEMSET
Adam Ford43a1e2d2019-08-13 14:32:30 -0500505 depends on !ARM64 && TPL
Kever Yang55688602019-04-02 20:41:20 +0800506 help
507 Enable the generation of an optimized version of memset.
Robert P. J. Day3a8d4e12019-12-25 06:34:07 -0500508 Such an implementation may be faster under some conditions
Kever Yang55688602019-04-02 20:41:20 +0800509 but may increase the binary size.
510
Alison Wang73818d52016-11-10 10:49:03 +0800511config ARM64_SUPPORT_AARCH32
512 bool "ARM64 system support AArch32 execution state"
Adam Ford43a1e2d2019-08-13 14:32:30 -0500513 depends on ARM64
514 default y if !TARGET_THUNDERX_88XX
Alison Wang73818d52016-11-10 10:49:03 +0800515 help
516 This ARM64 system supports AArch32 execution state.
517
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900518choice
519 prompt "Target select"
Simon Glassdfd904a2015-08-30 19:19:30 -0600520 default TARGET_HIKEY
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900521
Masahiro Yamadaaf908ee2015-02-20 17:04:01 +0900522config ARCH_AT91
523 bool "Atmel AT91"
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +0900524 select GPIO_EXTRA_HEADER
Tom Rini4a2b61b2018-05-10 07:15:52 -0400525 select SPL_BOARD_INIT if SPL && !TARGET_SMARTWEB
Gregory CLEMENT21cbec72020-06-05 10:43:36 +0200526 select SPL_SEPARATE_BSS if SPL
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900527
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900528config TARGET_ASPENITE
529 bool "Support aspenite"
Georges Savoundararadj3bae15f2014-10-28 23:16:09 +0100530 select CPU_ARM926EJS
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +0900531 select GPIO_EXTRA_HEADER
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900532
Masahiro Yamadae604ef92014-08-31 07:11:01 +0900533config ARCH_DAVINCI
534 bool "TI DaVinci"
Georges Savoundararadj3bae15f2014-10-28 23:16:09 +0100535 select CPU_ARM926EJS
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +0900536 select GPIO_EXTRA_HEADER
Lukasz Majewski76f442982020-06-04 23:11:53 +0800537 select SPL_DM_SPI if SPL
Simon Glassd09f3772017-08-04 16:34:43 -0600538 imply CMD_SAVES
Masahiro Yamadae604ef92014-08-31 07:11:01 +0900539 help
540 Support for TI's DaVinci platform.
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900541
Trevor Woernerbb7ab072020-05-06 08:02:40 -0400542config ARCH_KIRKWOOD
Masahiro Yamadad7570852014-08-31 07:10:59 +0900543 bool "Marvell Kirkwood"
Simon Glass95d31412017-01-23 13:31:21 -0700544 select ARCH_MISC_INIT
Michal Simek84f3dec2018-07-23 15:55:13 +0200545 select BOARD_EARLY_INIT_F
546 select CPU_ARM926EJS
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +0900547 select GPIO_EXTRA_HEADER
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900548
Stefan Roese383e0c12015-08-25 13:18:38 +0200549config ARCH_MVEBU
Stefan Roesecb410332016-05-25 08:13:45 +0200550 bool "Marvell MVEBU family (Armada XP/375/38x/3700/7K/8K)"
Stefan Roese096de4f2015-09-01 11:27:52 +0200551 select DM
Stefan Roese05b38c12015-11-19 07:46:15 +0100552 select DM_ETH
Stefan Roese7f9f8e32015-09-02 08:41:41 +0200553 select DM_SERIAL
Stefan Roese49e7d772015-11-20 13:51:57 +0100554 select DM_SPI
555 select DM_SPI_FLASH
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +0900556 select GPIO_EXTRA_HEADER
Lukasz Majewski76f442982020-06-04 23:11:53 +0800557 select SPL_DM_SPI if SPL
558 select SPL_DM_SPI_FLASH if SPL
Michal Simek84f3dec2018-07-23 15:55:13 +0200559 select OF_CONTROL
560 select OF_SEPARATE
Adam Ford4e96ff82018-04-15 13:51:26 -0400561 select SPI
Michal Simek2e7c8192018-07-23 15:55:14 +0200562 imply CMD_DM
Stefan Roese9b1e2312014-10-22 12:13:19 +0200563
Trevor Woernerf9953752020-05-06 08:02:38 -0400564config ARCH_ORION5X
Masahiro Yamada04ffbc12014-08-31 07:11:06 +0900565 bool "Marvell Orion"
Georges Savoundararadj3bae15f2014-10-28 23:16:09 +0100566 select CPU_ARM926EJS
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +0900567 select GPIO_EXTRA_HEADER
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900568
Vikas Manocha33913c52014-11-18 10:42:22 -0800569config TARGET_STV0991
570 bool "Support stv0991"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530571 select CPU_V7A
Masahiro Yamada0906a822015-03-31 12:48:01 +0900572 select DM
573 select DM_SERIAL
Vikas Manocha8cc062f2015-07-02 18:29:41 -0700574 select DM_SPI
575 select DM_SPI_FLASH
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +0900576 select GPIO_EXTRA_HEADER
Michal Simek84f3dec2018-07-23 15:55:13 +0200577 select PL01X_SERIAL
Adam Ford4e96ff82018-04-15 13:51:26 -0400578 select SPI
Vikas Manocha8cc062f2015-07-02 18:29:41 -0700579 select SPI_FLASH
Michal Simek2e7c8192018-07-23 15:55:14 +0200580 imply CMD_DM
Vikas Manocha33913c52014-11-18 10:42:22 -0800581
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900582config TARGET_FLEA3
583 bool "Support flea3"
Georges Savoundararadj3bae15f2014-10-28 23:16:09 +0100584 select CPU_ARM1136
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +0900585 select GPIO_EXTRA_HEADER
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900586
Masahiro Yamadaed22cc72015-03-19 19:42:56 +0900587config ARCH_BCM283X
588 bool "Broadcom BCM283X family"
Masahiro Yamada5ef5ccc2015-03-31 12:47:53 +0900589 select DM
Masahiro Yamada5ef5ccc2015-03-31 12:47:53 +0900590 select DM_GPIO
Michal Simek84f3dec2018-07-23 15:55:13 +0200591 select DM_SERIAL
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +0900592 select GPIO_EXTRA_HEADER
Fabian Vogtf9e3ed52016-09-26 14:26:51 +0200593 select OF_CONTROL
Alexander Graf633ef892018-01-25 12:05:52 +0100594 select PL01X_SERIAL
Alexander Grafc8bda542018-01-29 13:57:20 +0100595 select SERIAL_SEARCH_ALL
Michal Simek2e7c8192018-07-23 15:55:14 +0200596 imply CMD_DM
Tom Rinid8532af2017-06-02 11:03:50 -0400597 imply FAT_WRITE
Stephen Warrendc7ea682015-02-16 12:16:15 -0700598
Philippe Reynes312a3f92019-01-31 18:57:35 +0100599config ARCH_BCM63158
600 bool "Broadcom BCM63158 family"
601 select DM
602 select OF_CONTROL
603 imply CMD_DM
604
Philippe Reynesdfeb2c02020-01-07 20:14:10 +0100605config ARCH_BCM68360
606 bool "Broadcom BCM68360 family"
607 select DM
608 select OF_CONTROL
609 imply CMD_DM
610
Philippe Reynes697f15e2018-10-11 18:31:58 +0200611config ARCH_BCM6858
612 bool "Broadcom BCM6858 family"
613 select DM
614 select OF_CONTROL
615 imply CMD_DM
616
Thomas Fitzsimmons919646d2018-06-08 17:59:45 -0400617config ARCH_BCMSTB
618 bool "Broadcom BCM7XXX family"
619 select CPU_V7A
620 select DM
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +0900621 select GPIO_EXTRA_HEADER
Thomas Fitzsimmons919646d2018-06-08 17:59:45 -0400622 select OF_CONTROL
623 select OF_PRIOR_STAGE
Michal Simek2e7c8192018-07-23 15:55:14 +0200624 imply CMD_DM
Thomas Fitzsimmons919646d2018-06-08 17:59:45 -0400625 help
626 This enables support for Broadcom ARM-based set-top box
627 chipsets, including the 7445 family of chips.
628
Steve Rae1c5f31c2014-11-11 11:32:18 -0800629config TARGET_BCMCYGNUS
630 bool "Support bcmcygnus"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530631 select CPU_V7A
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +0900632 select GPIO_EXTRA_HEADER
Michal Simek84f3dec2018-07-23 15:55:13 +0200633 imply BCM_SF2_ETH
634 imply BCM_SF2_ETH_GMAC
Simon Glass027608e2017-05-17 03:25:25 -0600635 imply CMD_HASH
Michal Simek84f3dec2018-07-23 15:55:13 +0200636 imply CRC32_VERIFY
Tom Rinid8532af2017-06-02 11:03:50 -0400637 imply FAT_WRITE
Daniel Thompsona9e2c672017-05-19 17:26:58 +0100638 imply HASH_VERIFY
Suji Velupillaid2f677a2017-07-10 14:05:41 -0700639 imply NETDEVICES
Steve Rae729da8b2014-08-11 13:58:26 -0700640
Jon Masond59b5862017-03-17 12:12:14 -0400641config TARGET_BCMNS2
642 bool "Support Broadcom Northstar2"
643 select ARM64
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +0900644 select GPIO_EXTRA_HEADER
Jon Masond59b5862017-03-17 12:12:14 -0400645 help
646 Support for Broadcom Northstar 2 SoCs. NS2 is a quad-core 64-bit
647 ARMv8 Cortex-A57 processors targeting a broad range of networking
Robert P. J. Day3a8d4e12019-12-25 06:34:07 -0500648 applications.
Jon Masond59b5862017-03-17 12:12:14 -0400649
Rayagonda Kokatanur1d8fa362020-07-15 22:48:55 +0530650config TARGET_BCMNS3
651 bool "Support Broadcom NS3"
652 select ARM64
653 select BOARD_LATE_INIT
654 help
655 Support for Broadcom Northstar 3 SoCs. NS3 is a octo-core 64-bit
656 ARMv8 Cortex-A72 processors targeting a broad range of networking
657 applications.
658
Masahiro Yamadac54550b2014-08-31 07:11:00 +0900659config ARCH_EXYNOS
660 bool "Samsung EXYNOS"
Masahiro Yamada5ef5ccc2015-03-31 12:47:53 +0900661 select DM
Michal Simek84f3dec2018-07-23 15:55:13 +0200662 select DM_GPIO
Simon Glass7bbb7d92016-11-23 06:34:40 -0700663 select DM_I2C
Michal Simek84f3dec2018-07-23 15:55:13 +0200664 select DM_KEYBOARD
Masahiro Yamada5ef5ccc2015-03-31 12:47:53 +0900665 select DM_SERIAL
666 select DM_SPI
Michal Simek84f3dec2018-07-23 15:55:13 +0200667 select DM_SPI_FLASH
Adam Ford4e96ff82018-04-15 13:51:26 -0400668 select SPI
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +0900669 select GPIO_EXTRA_HEADER
Guillaume GARDETf5357322018-11-20 14:15:13 +0100670 imply SYS_THUMB_BUILD
Michal Simek2e7c8192018-07-23 15:55:14 +0200671 imply CMD_DM
Tom Rinid8532af2017-06-02 11:03:50 -0400672 imply FAT_WRITE
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900673
Simon Glass96aa0722014-10-07 22:01:50 -0600674config ARCH_S5PC1XX
675 bool "Samsung S5PC1XX"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530676 select CPU_V7A
Masahiro Yamada5ef5ccc2015-03-31 12:47:53 +0900677 select DM
Masahiro Yamada5ef5ccc2015-03-31 12:47:53 +0900678 select DM_GPIO
Simon Glassc6aa9702016-11-23 06:34:41 -0700679 select DM_I2C
Michal Simek84f3dec2018-07-23 15:55:13 +0200680 select DM_SERIAL
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +0900681 select GPIO_EXTRA_HEADER
Michal Simek2e7c8192018-07-23 15:55:14 +0200682 imply CMD_DM
Simon Glass96aa0722014-10-07 22:01:50 -0600683
Masahiro Yamada52ece9c2014-08-31 07:11:07 +0900684config ARCH_HIGHBANK
685 bool "Calxeda Highbank"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530686 select CPU_V7A
Andre Przywara8d1069f2021-04-12 01:04:51 +0100687 select PL01X_SERIAL
688 select DM
689 select DM_SERIAL
690 select OF_CONTROL
691 select OF_BOARD
692 select CLK
693 select CLK_CCF
694 select AHCI
Andre Przywara7352fb92021-04-12 01:04:52 +0100695 select DM_ETH
Andre Przywara126d9a62021-04-12 01:04:54 +0100696 select PHYS_64BIT
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900697
Masahiro Yamadacad44162015-04-21 21:59:36 +0900698config ARCH_INTEGRATOR
699 bool "ARM Ltd. Integrator family"
Linus Walleij616d9a02015-07-27 11:22:48 +0200700 select DM
701 select DM_SERIAL
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +0900702 select GPIO_EXTRA_HEADER
Alexander Graf633ef892018-01-25 12:05:52 +0100703 select PL01X_SERIAL
Michal Simek2e7c8192018-07-23 15:55:14 +0200704 imply CMD_DM
Masahiro Yamadacad44162015-04-21 21:59:36 +0900705
Robert Markoe7a34f12020-07-06 10:37:54 +0200706config ARCH_IPQ40XX
707 bool "Qualcomm IPQ40xx SoCs"
708 select CPU_V7A
709 select DM
710 select DM_GPIO
711 select DM_SERIAL
Robert Marko42c5ee82020-09-10 16:00:03 +0200712 select DM_RESET
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +0900713 select GPIO_EXTRA_HEADER
Robert Marko0b7d9502020-09-10 16:00:01 +0200714 select MSM_SMEM
Robert Markoe7a34f12020-07-06 10:37:54 +0200715 select PINCTRL
716 select CLK
Robert Marko0b7d9502020-09-10 16:00:01 +0200717 select SMEM
Robert Markoe7a34f12020-07-06 10:37:54 +0200718 select OF_CONTROL
719 imply CMD_DM
720
Masahiro Yamada32013fb2014-08-31 07:11:05 +0900721config ARCH_KEYSTONE
722 bool "TI Keystone"
Michal Simek84f3dec2018-07-23 15:55:13 +0200723 select CMD_POWEROFF
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530724 select CPU_V7A
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +0900725 select GPIO_EXTRA_HEADER
Masahiro Yamada6e0971b2014-10-20 17:45:56 +0900726 select SUPPORT_SPL
Andre Przywara7b169252018-04-12 04:24:46 +0300727 select SYS_ARCH_TIMER
Michal Simek84f3dec2018-07-23 15:55:13 +0200728 select SYS_THUMB_BUILD
Tom Rinic20bb732017-07-22 18:36:16 -0400729 imply CMD_MTDPARTS
Simon Glassd09f3772017-08-04 16:34:43 -0600730 imply CMD_SAVES
Michal Simek84f3dec2018-07-23 15:55:13 +0200731 imply FIT
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900732
Lokesh Vutla9bdec002018-08-27 15:57:08 +0530733config ARCH_K3
734 bool "Texas Instruments' K3 Architecture"
735 select SPL
736 select SUPPORT_SPL
737 select FIT
738
Masahiro Yamada6e1288c2017-04-25 13:10:11 +0900739config ARCH_OMAP2PLUS
740 bool "TI OMAP2+"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530741 select CPU_V7A
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +0900742 select GPIO_EXTRA_HEADER
Ley Foon Tan48fcc4a2017-05-03 17:13:32 +0800743 select SPL_BOARD_INIT if SPL
Tom Rinic37e0cf2017-09-17 11:44:49 -0400744 select SPL_STACK_R if SPL
Masahiro Yamada6e1288c2017-04-25 13:10:11 +0900745 select SUPPORT_SPL
Dario Binacchid1cb3f62020-12-30 00:06:29 +0100746 imply TI_SYSC if DM && OF_CONTROL
Masahiro Yamada6e1288c2017-04-25 13:10:11 +0900747 imply FIT
748
Beniamino Galvanid1037e42016-05-08 08:30:16 +0200749config ARCH_MESON
750 bool "Amlogic Meson"
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +0900751 select GPIO_EXTRA_HEADER
Masahiro Yamada9afc6c52018-04-25 18:47:52 +0900752 imply DISTRO_DEFAULTS
Heinrich Schuchardt966caaf2020-04-05 12:20:23 +0200753 imply DM_RNG
Beniamino Galvanid1037e42016-05-08 08:30:16 +0200754 help
755 Support for the Meson SoC family developed by Amlogic Inc.,
756 targeted at media players and tablet computers. We currently
757 support the S905 (GXBaby) 64-bit SoC.
758
developerf4a079c2018-11-15 10:07:52 +0800759config ARCH_MEDIATEK
760 bool "MediaTek SoCs"
developerf4a079c2018-11-15 10:07:52 +0800761 select DM
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +0900762 select GPIO_EXTRA_HEADER
developerf4a079c2018-11-15 10:07:52 +0800763 select OF_CONTROL
764 select SPL_DM if SPL
765 select SPL_LIBCOMMON_SUPPORT if SPL
766 select SPL_LIBGENERIC_SUPPORT if SPL
767 select SPL_OF_CONTROL if SPL
768 select SUPPORT_SPL
769 help
770 Support for the MediaTek SoCs family developed by MediaTek Inc.
771 Please refer to doc/README.mediatek for more information.
772
Vladimir Zapolskiy31d0e962018-09-17 21:43:03 +0300773config ARCH_LPC32XX
774 bool "NXP LPC32xx platform"
775 select CPU_ARM926EJS
776 select DM
777 select DM_GPIO
778 select DM_SERIAL
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +0900779 select GPIO_EXTRA_HEADER
Vladimir Zapolskiy31d0e962018-09-17 21:43:03 +0300780 select SPL_DM if SPL
781 select SUPPORT_SPL
782 imply CMD_DM
783
Peng Fan6bae1c72018-10-18 14:28:08 +0200784config ARCH_IMX8
785 bool "NXP i.MX8 platform"
786 select ARM64
787 select DM
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +0900788 select GPIO_EXTRA_HEADER
Peng Fan6bae1c72018-10-18 14:28:08 +0200789 select OF_CONTROL
Ye Li97b41652019-07-12 09:33:52 +0000790 select ENABLE_ARM_SOC_BOOT0_HOOK
Peng Fan6bae1c72018-10-18 14:28:08 +0200791
Peng Fan39945c12018-11-20 10:19:25 +0000792config ARCH_IMX8M
Peng Fan66294882018-01-10 13:20:19 +0800793 bool "NXP i.MX8M platform"
794 select ARM64
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +0900795 select GPIO_EXTRA_HEADER
Aymen Sghaier4da25692021-03-25 17:30:25 +0800796 select SYS_FSL_HAS_SEC if IMX_HAB
797 select SYS_FSL_SEC_COMPAT_4
798 select SYS_FSL_SEC_LE
Peng Fan66294882018-01-10 13:20:19 +0800799 select DM
800 select SUPPORT_SPL
Michal Simek2e7c8192018-07-23 15:55:14 +0200801 imply CMD_DM
Peng Fan66294882018-01-10 13:20:19 +0800802
Giulio Benetti9dba2622020-01-10 15:51:47 +0100803config ARCH_IMXRT
804 bool "NXP i.MXRT platform"
805 select CPU_V7M
806 select DM
807 select DM_SERIAL
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +0900808 select GPIO_EXTRA_HEADER
Giulio Benetti9dba2622020-01-10 15:51:47 +0100809 select SUPPORT_SPL
810 imply CMD_DM
811
Stefan Agner081ea1f2018-02-06 09:44:34 +0100812config ARCH_MX23
813 bool "NXP i.MX23 family"
814 select CPU_ARM926EJS
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +0900815 select GPIO_EXTRA_HEADER
Stefan Agner081ea1f2018-02-06 09:44:34 +0100816 select PL011_SERIAL
817 select SUPPORT_SPL
818
Fabio Estevam52b2f452017-11-03 13:40:08 -0200819config ARCH_MX25
820 bool "NXP MX25"
821 select CPU_ARM926EJS
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +0900822 select GPIO_EXTRA_HEADER
Adam Fordb413c452018-02-04 09:32:43 -0600823 imply MXC_GPIO
Fabio Estevam52b2f452017-11-03 13:40:08 -0200824
Stefan Agner663a3232018-02-06 09:44:35 +0100825config ARCH_MX28
826 bool "NXP i.MX28 family"
827 select CPU_ARM926EJS
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +0900828 select GPIO_EXTRA_HEADER
Stefan Agner663a3232018-02-06 09:44:35 +0100829 select PL011_SERIAL
830 select SUPPORT_SPL
831
Magnus Liljac74f70f2018-05-11 14:06:54 +0200832config ARCH_MX31
833 bool "NXP i.MX31 family"
834 select CPU_ARM1136
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +0900835 select GPIO_EXTRA_HEADER
Magnus Liljac74f70f2018-05-11 14:06:54 +0200836
Peng Fan2c7b1702017-02-22 16:21:39 +0800837config ARCH_MX7ULP
Michal Simekf751ff52018-07-23 15:55:12 +0200838 bool "NXP MX7ULP"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530839 select CPU_V7A
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +0900840 select GPIO_EXTRA_HEADER
Franck LENORMAND4fde0a12021-03-25 17:30:23 +0800841 select SYS_FSL_HAS_SEC if IMX_HAB
842 select SYS_FSL_SEC_COMPAT_4
843 select SYS_FSL_SEC_LE
Peng Fan2c7b1702017-02-22 16:21:39 +0800844 select ROM_UNIFIED_SECTIONS
Adam Fordb413c452018-02-04 09:32:43 -0600845 imply MXC_GPIO
Tom Rini4f834a42019-12-03 09:28:03 -0500846 imply SYS_THUMB_BUILD
Peng Fan2c7b1702017-02-22 16:21:39 +0800847
Adrian Alonso98810772015-09-03 11:49:28 -0500848config ARCH_MX7
849 bool "Freescale MX7"
Michal Simek84f3dec2018-07-23 15:55:13 +0200850 select ARCH_MISC_INIT
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530851 select CPU_V7A
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +0900852 select GPIO_EXTRA_HEADER
Stefano Babicf8b509b2019-09-20 08:47:53 +0200853 select SYS_FSL_HAS_SEC if IMX_HAB
York Sun92c36e22016-12-28 08:43:30 -0800854 select SYS_FSL_SEC_COMPAT_4
York Sunfa4199422016-12-28 08:43:31 -0800855 select SYS_FSL_SEC_LE
Marek Vasut42b24b42020-05-22 01:13:00 +0200856 imply BOARD_EARLY_INIT_F
Adam Fordb413c452018-02-04 09:32:43 -0600857 imply MXC_GPIO
Tom Rini4f834a42019-12-03 09:28:03 -0500858 imply SYS_THUMB_BUILD
Adrian Alonso98810772015-09-03 11:49:28 -0500859
Boris BREZILLON51e82662015-03-04 13:13:03 +0100860config ARCH_MX6
861 bool "Freescale MX6"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530862 select CPU_V7A
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +0900863 select GPIO_EXTRA_HEADER
Heinrich Schuchardtcdd0c852020-06-26 19:57:55 +0200864 select SYS_FSL_HAS_SEC
York Sun92c36e22016-12-28 08:43:30 -0800865 select SYS_FSL_SEC_COMPAT_4
York Sunfa4199422016-12-28 08:43:31 -0800866 select SYS_FSL_SEC_LE
Adam Fordb413c452018-02-04 09:32:43 -0600867 imply MXC_GPIO
Tom Rini4f834a42019-12-03 09:28:03 -0500868 imply SYS_THUMB_BUILD
Boris BREZILLON51e82662015-03-04 13:13:03 +0100869
Philipp Tomsich2d6a0cc2017-08-03 23:23:55 +0200870if ARCH_MX6
871config SPL_LDSCRIPT
Michal Simekf751ff52018-07-23 15:55:12 +0200872 default "arch/arm/mach-omap2/u-boot-spl.lds"
Philipp Tomsich2d6a0cc2017-08-03 23:23:55 +0200873endif
874
Andrej Rosano1ac4bca2015-04-08 18:56:29 +0200875config ARCH_MX5
876 bool "Freescale MX5"
Simon Glass7a99a872017-01-23 13:31:20 -0700877 select BOARD_EARLY_INIT_F
Michal Simek84f3dec2018-07-23 15:55:13 +0200878 select CPU_V7A
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +0900879 select GPIO_EXTRA_HEADER
Adam Fordb413c452018-02-04 09:32:43 -0600880 imply MXC_GPIO
Andrej Rosano1ac4bca2015-04-08 18:56:29 +0200881
Stefan Bosch6563ea22020-07-10 19:07:26 +0200882config ARCH_NEXELL
883 bool "Nexell S5P4418/S5P6818 SoC"
884 select ENABLE_ARM_SOC_BOOT0_HOOK
885 select DM
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +0900886 select GPIO_EXTRA_HEADER
Stefan Bosch6563ea22020-07-10 19:07:26 +0200887
Manivannan Sadhasivam474a5df2018-06-14 23:38:31 +0530888config ARCH_OWL
889 bool "Actions Semi OWL SoCs"
Manivannan Sadhasivam474a5df2018-06-14 23:38:31 +0530890 select DM
Amit Singh Tomareda30672020-05-09 19:55:14 +0530891 select DM_ETH
Manivannan Sadhasivam474a5df2018-06-14 23:38:31 +0530892 select DM_SERIAL
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +0900893 select GPIO_EXTRA_HEADER
Amit Singh Tomarcae81932020-04-19 19:28:25 +0530894 select OWL_SERIAL
Amit Singh Tomar8821be42020-04-19 19:28:30 +0530895 select CLK
896 select CLK_OWL
Manivannan Sadhasivam474a5df2018-06-14 23:38:31 +0530897 select OF_CONTROL
Tom Rinia38d0ac2020-05-01 10:52:11 -0400898 select SYS_RELOC_GD_ENV_ADDR
Michal Simek2e7c8192018-07-23 15:55:14 +0200899 imply CMD_DM
Manivannan Sadhasivam474a5df2018-06-14 23:38:31 +0530900
Tuomas Tynkkynen28cac522017-09-19 23:18:07 +0300901config ARCH_QEMU
902 bool "QEMU Virtual Platform"
Tuomas Tynkkynen28cac522017-09-19 23:18:07 +0300903 select DM
904 select DM_SERIAL
905 select OF_CONTROL
Alexander Graf633ef892018-01-25 12:05:52 +0100906 select PL01X_SERIAL
Michal Simek2e7c8192018-07-23 15:55:14 +0200907 imply CMD_DM
Heinrich Schuchardt2ebc22c2020-09-19 07:55:35 +0200908 imply DM_RNG
AKASHI Takahiro501cc842018-09-14 17:06:54 +0900909 imply DM_RTC
910 imply RTC_PL031
Tuomas Tynkkynen28cac522017-09-19 23:18:07 +0300911
Nobuhiro Iwamatsu7c112732015-10-10 05:58:28 +0900912config ARCH_RMOBILE
Masahiro Yamadac9c54e22014-08-31 07:10:57 +0900913 bool "Renesas ARM SoCs"
Nobuhiro Iwamatsu7c112732015-10-10 05:58:28 +0900914 select DM
915 select DM_SERIAL
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +0900916 select GPIO_EXTRA_HEADER
Biju Das055763a2020-09-22 13:06:49 +0100917 imply BOARD_EARLY_INIT_F
Michal Simek2e7c8192018-07-23 15:55:14 +0200918 imply CMD_DM
Tom Rinid8532af2017-06-02 11:03:50 -0400919 imply FAT_WRITE
Tom Rini1c640a62017-03-18 09:01:44 -0400920 imply SYS_THUMB_BUILD
Marek Vasutb90dc692018-12-03 13:28:25 +0100921 imply ARCH_MISC_INIT if DISPLAY_CPUINFO
Nikita Kiryanovf5cab0f2014-09-07 18:59:29 +0300922
Mateusz Kulikowski2507d822016-03-31 23:12:32 +0200923config ARCH_SNAPDRAGON
924 bool "Qualcomm Snapdragon SoCs"
925 select ARM64
926 select DM
927 select DM_GPIO
928 select DM_SERIAL
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +0900929 select GPIO_EXTRA_HEADER
Michal Simek84f3dec2018-07-23 15:55:13 +0200930 select MSM_SMEM
Mateusz Kulikowski2507d822016-03-31 23:12:32 +0200931 select OF_CONTROL
932 select OF_SEPARATE
Ramon Fried4b4bd492018-07-02 02:57:56 +0300933 select SMEM
Michal Simek84f3dec2018-07-23 15:55:13 +0200934 select SPMI
Michal Simek2e7c8192018-07-23 15:55:14 +0200935 imply CMD_DM
Mateusz Kulikowski2507d822016-03-31 23:12:32 +0200936
Masahiro Yamada144a3e02015-04-21 20:38:20 +0900937config ARCH_SOCFPGA
938 bool "Altera SOCFPGA family"
Marek Vasut014f0ab2018-05-11 22:25:59 +0200939 select ARCH_EARLY_INIT_R
Marek Vasut04c8f4f2018-08-13 20:06:46 +0200940 select ARCH_MISC_INIT if !TARGET_SOCFPGA_ARRIA10
Siew Chin Lim8a714162021-03-01 20:04:10 +0800941 select ARM64 if TARGET_SOCFPGA_SOC64
Ley Foon Tan9c407b52018-05-24 00:17:32 +0800942 select CPU_V7A if TARGET_SOCFPGA_GEN5 || TARGET_SOCFPGA_ARRIA10
Masahiro Yamadae2005542015-03-31 12:47:59 +0900943 select DM
Marek Vasut57f03d22018-05-11 22:26:35 +0200944 select DM_SERIAL
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +0900945 select GPIO_EXTRA_HEADER
Ley Foon Tan9c407b52018-05-24 00:17:32 +0800946 select ENABLE_ARM_SOC_BOOT0_HOOK if TARGET_SOCFPGA_GEN5 || TARGET_SOCFPGA_ARRIA10
Marek Vasut014f0ab2018-05-11 22:25:59 +0200947 select OF_CONTROL
Ley Foon Tan9ae7b0a2018-07-13 13:40:23 +0800948 select SPL_DM_RESET if DM_RESET
Michal Simek84f3dec2018-07-23 15:55:13 +0200949 select SPL_DM_SERIAL
Marek Vasut014f0ab2018-05-11 22:25:59 +0200950 select SPL_LIBCOMMON_SUPPORT
Marek Vasut014f0ab2018-05-11 22:25:59 +0200951 select SPL_LIBGENERIC_SUPPORT
Marek Vasut014f0ab2018-05-11 22:25:59 +0200952 select SPL_NAND_SUPPORT if SPL_NAND_DENALI
953 select SPL_OF_CONTROL
Siew Chin Lim8a714162021-03-01 20:04:10 +0800954 select SPL_SEPARATE_BSS if TARGET_SOCFPGA_SOC64
Marek Vasut014f0ab2018-05-11 22:25:59 +0200955 select SPL_SERIAL_SUPPORT
Simon Goldschmidtfc824662019-07-15 21:47:55 +0200956 select SPL_SYSRESET
Marek Vasut014f0ab2018-05-11 22:25:59 +0200957 select SPL_WATCHDOG_SUPPORT
958 select SUPPORT_SPL
Marek Vasut57f03d22018-05-11 22:26:35 +0200959 select SYS_NS16550
Ley Foon Tan9c407b52018-05-24 00:17:32 +0800960 select SYS_THUMB_BUILD if TARGET_SOCFPGA_GEN5 || TARGET_SOCFPGA_ARRIA10
Simon Goldschmidtfc824662019-07-15 21:47:55 +0200961 select SYSRESET
962 select SYSRESET_SOCFPGA if TARGET_SOCFPGA_GEN5 || TARGET_SOCFPGA_ARRIA10
Siew Chin Lim8a714162021-03-01 20:04:10 +0800963 select SYSRESET_SOCFPGA_SOC64 if TARGET_SOCFPGA_SOC64
Michal Simek2e7c8192018-07-23 15:55:14 +0200964 imply CMD_DM
Tom Rinic20bb732017-07-22 18:36:16 -0400965 imply CMD_MTDPARTS
Daniel Thompsona9e2c672017-05-19 17:26:58 +0100966 imply CRC32_VERIFY
Simon Goldschmidta4347302018-02-13 06:34:14 +0100967 imply DM_SPI
968 imply DM_SPI_FLASH
Tom Rinid8532af2017-06-02 11:03:50 -0400969 imply FAT_WRITE
Simon Goldschmidtb1c42692019-04-09 21:02:05 +0200970 imply SPL
971 imply SPL_DM
Lukasz Majewski76f442982020-06-04 23:11:53 +0800972 imply SPL_DM_SPI
973 imply SPL_DM_SPI_FLASH
Simon Goldschmidtc26195d2018-11-29 21:17:08 +0100974 imply SPL_LIBDISK_SUPPORT
975 imply SPL_MMC_SUPPORT
Simon Goldschmidta4347302018-02-13 06:34:14 +0100976 imply SYS_MMCSD_RAW_MODE_U_BOOT_USE_PARTITION
Simon Goldschmidt3b551bc2018-10-30 20:21:49 +0100977 imply SYS_MMCSD_RAW_MODE_U_BOOT_USE_PARTITION_TYPE
Simon Goldschmidtc26195d2018-11-29 21:17:08 +0100978 imply SPL_SPI_FLASH_SUPPORT
979 imply SPL_SPI_SUPPORT
Dinh Nguyen41e32962019-04-23 16:55:06 -0500980 imply L2X0_CACHE
Marek Vasut69295472014-12-30 18:16:08 +0100981
Ian Campbelld8e69e02014-10-24 21:20:44 +0100982config ARCH_SUNXI
983 bool "Support sunxi (Allwinner) SoCs"
Masahiro Yamada87247af2017-10-17 13:42:44 +0900984 select BINMAN
Hans de Goedec9511672016-04-03 09:41:44 +0200985 select CMD_GPIO
Hans de Goede2c526402016-05-15 13:51:58 +0200986 select CMD_MMC if MMC
Tom Rini5b9e6162021-07-09 10:11:56 -0400987 select CMD_USB if DISTRO_DEFAULTS && USB_HOST
Jagan Teki80d261b2019-01-11 16:40:20 +0530988 select CLK
Hans de Goede03914882015-04-15 20:46:48 +0200989 select DM
Tom Rini10e87172015-06-30 16:51:15 -0400990 select DM_ETH
Hans de Goedec8d43472015-12-21 20:22:00 +0100991 select DM_GPIO
992 select DM_KEYBOARD
Jagan Tekic4981542019-04-12 16:48:25 +0530993 select DM_MMC if MMC
994 select DM_SCSI if SCSI
Tom Rini10e87172015-06-30 16:51:15 -0400995 select DM_SERIAL
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +0900996 select GPIO_EXTRA_HEADER
Hans de Goede48a234a2016-03-22 22:51:52 +0100997 select OF_BOARD_SETUP
Hans de Goede03914882015-04-15 20:46:48 +0200998 select OF_CONTROL
999 select OF_SEPARATE
Tom Rinie69ba982018-03-06 19:02:27 -05001000 select SPECIFY_CONSOLE_INDEX
Tom Rinidac518f2017-06-21 07:54:46 -04001001 select SPL_STACK_R if SPL
1002 select SPL_SYS_MALLOC_SIMPLE if SPL
Tom Rini1c640a62017-03-18 09:01:44 -04001003 select SPL_SYS_THUMB_BUILD if !ARM64
Andre Przywara9d3bab92019-06-23 15:09:46 +01001004 select SUNXI_GPIO
Michal Simek84f3dec2018-07-23 15:55:13 +02001005 select SYS_NS16550
Maxime Ripard2ba0f212017-10-19 11:49:29 +02001006 select SYS_THUMB_BUILD if !ARM64
Yann E. MORINe28217d2016-10-31 22:33:40 +01001007 select USB if DISTRO_DEFAULTS
Tom Rini5b9e6162021-07-09 10:11:56 -04001008 select USB_KEYBOARD if DISTRO_DEFAULTS && USB_HOST
1009 select USB_STORAGE if DISTRO_DEFAULTS && USB_HOST
Simon Glass7611ac62019-09-25 08:56:27 -06001010 select SPL_USE_TINY_PRINTF
Andre Przywara3130df52020-02-20 17:51:14 +00001011 select USE_PREBOOT
1012 select SYS_RELOC_GD_ENV_ADDR
Andy Shevchenko1facc0f2020-12-08 17:45:31 +02001013 imply BOARD_LATE_INIT
Michal Simek2e7c8192018-07-23 15:55:14 +02001014 imply CMD_DM
Maxime Ripardbc7db012017-08-24 11:54:03 +02001015 imply CMD_GPT
Miquel Raynald0935362019-10-03 19:50:03 +02001016 imply CMD_UBI if MTD_RAW_NAND
Masahiro Yamada9afc6c52018-04-25 18:47:52 +09001017 imply DISTRO_DEFAULTS
Tom Rinid8532af2017-06-02 11:03:50 -04001018 imply FAT_WRITE
Marek Vasut88e3a842018-10-10 18:27:35 +02001019 imply FIT
Andre Heider11790742018-01-16 09:44:22 +01001020 imply OF_LIBFDT_OVERLAY
Masahiro Yamada8e5e1ea2017-04-28 19:42:19 +09001021 imply PRE_CONSOLE_BUFFER
1022 imply SPL_GPIO_SUPPORT
1023 imply SPL_LIBCOMMON_SUPPORT
Masahiro Yamada8e5e1ea2017-04-28 19:42:19 +09001024 imply SPL_LIBGENERIC_SUPPORT
Masahiro Yamada0a780172017-05-09 20:31:39 +09001025 imply SPL_MMC_SUPPORT if MMC
Masahiro Yamada8e5e1ea2017-04-28 19:42:19 +09001026 imply SPL_POWER_SUPPORT
1027 imply SPL_SERIAL_SUPPORT
Maxime Ripardabb17b42017-09-07 10:46:24 +02001028 imply USB_GADGET
Chen-Yu Tsai848c2632014-10-22 16:47:44 +08001029
Stephan Gerhold4f1170f2020-01-04 18:45:17 +01001030config ARCH_U8500
1031 bool "ST-Ericsson U8500 Series"
1032 select CPU_V7A
1033 select DM
1034 select DM_GPIO
1035 select DM_MMC if MMC
1036 select DM_SERIAL
Stephan Gerhold4f1170f2020-01-04 18:45:17 +01001037 select OF_CONTROL
1038 select SYSRESET
1039 select TIMER
1040 imply ARM_PL180_MMCI
1041 imply DM_RTC
1042 imply NOMADIK_MTU_TIMER
1043 imply PL01X_SERIAL
1044 imply RTC_PL031
1045 imply SYSRESET_SYSCON
1046
Michal Simek4b066a12018-08-22 14:55:27 +02001047config ARCH_VERSAL
1048 bool "Support Xilinx Versal Platform"
1049 select ARM64
1050 select CLK
1051 select DM
Michal Simek0609abd2019-01-15 08:52:46 +01001052 select DM_ETH if NET
1053 select DM_MMC if MMC
Michal Simek4b066a12018-08-22 14:55:27 +02001054 select DM_SERIAL
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +09001055 select GPIO_EXTRA_HEADER
Michal Simek4b066a12018-08-22 14:55:27 +02001056 select OF_CONTROL
Siva Durga Prasad Paladugu37c2ff82019-01-31 17:28:14 +05301057 imply BOARD_LATE_INIT
Michal Simekbab07b62020-07-28 12:45:47 +02001058 imply ENV_VARS_UBOOT_RUNTIME_CONFIG
Michal Simek4b066a12018-08-22 14:55:27 +02001059
Stefan Agnerd53c0a42017-03-13 18:41:36 -07001060config ARCH_VF610
1061 bool "Freescale Vybrid"
Lokesh Vutla81b1a672018-04-26 18:21:26 +05301062 select CPU_V7A
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +09001063 select GPIO_EXTRA_HEADER
York Sun097e3602016-12-28 08:43:42 -08001064 select SYS_FSL_ERRATUM_ESDHC111
Tom Rinic20bb732017-07-22 18:36:16 -04001065 imply CMD_MTDPARTS
Miquel Raynald0935362019-10-03 19:50:03 +02001066 imply MTD_RAW_NAND
Sanchayan Maitycc4d78f2015-04-15 16:24:26 +05301067
Masahiro Yamada8204bd12015-03-16 16:43:24 +09001068config ARCH_ZYNQ
Michal Simek8caedde2017-11-23 08:25:41 +01001069 bool "Xilinx Zynq based platform"
Michal Simek84f3dec2018-07-23 15:55:13 +02001070 select CLK
1071 select CLK_ZYNQ
Lokesh Vutla81b1a672018-04-26 18:21:26 +05301072 select CPU_V7A
Masahiro Yamada2df07d42015-03-31 12:47:55 +09001073 select DM
Michal Simek6d35f3f2018-01-09 14:49:28 +01001074 select DM_ETH if NET
Michal Simek6d35f3f2018-01-09 14:49:28 +01001075 select DM_MMC if MMC
Simon Glass23d9b622015-10-17 19:41:27 -06001076 select DM_SERIAL
Michal Simek84f3dec2018-07-23 15:55:13 +02001077 select DM_SPI
Jagan Teki0bd03a52015-06-27 00:51:32 +05301078 select DM_SPI_FLASH
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +09001079 select GPIO_EXTRA_HEADER
Michal Simek84f3dec2018-07-23 15:55:13 +02001080 select OF_CONTROL
Adam Ford4e96ff82018-04-15 13:51:26 -04001081 select SPI
Michal Simek84f3dec2018-07-23 15:55:13 +02001082 select SPL_BOARD_INIT if SPL
1083 select SPL_CLK if SPL
1084 select SPL_DM if SPL
Lukasz Majewski76f442982020-06-04 23:11:53 +08001085 select SPL_DM_SPI if SPL
1086 select SPL_DM_SPI_FLASH if SPL
Michal Simek84f3dec2018-07-23 15:55:13 +02001087 select SPL_OF_CONTROL if SPL
1088 select SPL_SEPARATE_BSS if SPL
1089 select SUPPORT_SPL
1090 imply ARCH_EARLY_INIT_R
Michal Simek37ad2702018-08-20 08:24:14 +02001091 imply BOARD_LATE_INIT
Simon Glass04ac6f12017-04-26 22:28:02 -06001092 imply CMD_CLK
Michal Simek2e7c8192018-07-23 15:55:14 +02001093 imply CMD_DM
Simon Glassc6567fa2017-08-04 16:34:48 -06001094 imply CMD_SPL
Michal Simekbab07b62020-07-28 12:45:47 +02001095 imply ENV_VARS_UBOOT_RUNTIME_CONFIG
Michal Simek84f3dec2018-07-23 15:55:13 +02001096 imply FAT_WRITE
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09001097
Michal Simekb513bcd2018-04-12 17:39:46 +02001098config ARCH_ZYNQMP_R5
1099 bool "Xilinx ZynqMP R5 based platform"
Michal Simek84f3dec2018-07-23 15:55:13 +02001100 select CLK
Michal Simekb513bcd2018-04-12 17:39:46 +02001101 select CPU_V7R
Michal Simekb513bcd2018-04-12 17:39:46 +02001102 select DM
Michal Simek5f3c3382019-01-15 09:06:46 +01001103 select DM_ETH if NET
1104 select DM_MMC if MMC
Michal Simekb513bcd2018-04-12 17:39:46 +02001105 select DM_SERIAL
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +09001106 select GPIO_EXTRA_HEADER
Michal Simek84f3dec2018-07-23 15:55:13 +02001107 select OF_CONTROL
Michal Simek2e7c8192018-07-23 15:55:14 +02001108 imply CMD_DM
Jean-Jacques Hiblot44aaec72018-11-29 10:52:42 +01001109 imply DM_USB_GADGET
Michal Simekb513bcd2018-04-12 17:39:46 +02001110
Siva Durga Prasad Paladugu650fb402015-06-10 15:50:57 +05301111config ARCH_ZYNQMP
Michal Simek8caedde2017-11-23 08:25:41 +01001112 bool "Xilinx ZynqMP based platform"
Michal Simek04b7e622015-01-15 10:01:51 +01001113 select ARM64
Michal Simek84f3dec2018-07-23 15:55:13 +02001114 select CLK
Michal Simek25b83712015-10-17 19:41:25 -06001115 select DM
Michal Simek73f2d0f2019-01-15 08:52:51 +01001116 select DM_ETH if NET
Ibai Erkiagad47ed6f2019-09-27 12:51:41 +02001117 select DM_MAILBOX
Michal Simek73f2d0f2019-01-15 08:52:51 +01001118 select DM_MMC if MMC
Michal Simek25b83712015-10-17 19:41:25 -06001119 select DM_SERIAL
Michal Simek968388d2019-01-15 10:50:39 +01001120 select DM_SPI if SPI
1121 select DM_SPI_FLASH if DM_SPI
Ibai Erkiaga2d9b95b2019-09-27 11:37:04 +01001122 select FIRMWARE
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +09001123 select GPIO_EXTRA_HEADER
Michal Simek84f3dec2018-07-23 15:55:13 +02001124 select OF_CONTROL
Ley Foon Tan48fcc4a2017-05-03 17:13:32 +08001125 select SPL_BOARD_INIT if SPL
Michal Simekfd1d7662017-12-01 15:13:36 +01001126 select SPL_CLK if SPL
Michal Simek40280f12020-08-19 10:30:39 +02001127 select SPL_DM if SPL
1128 select SPL_DM_SPI if SPI && SPL_DM
Lukasz Majewski76f442982020-06-04 23:11:53 +08001129 select SPL_DM_SPI_FLASH if SPL_DM_SPI
Ibai Erkiaga2d9b95b2019-09-27 11:37:04 +01001130 select SPL_DM_MAILBOX if SPL
1131 select SPL_FIRMWARE if SPL
Michal Simek88674da2018-11-23 09:01:44 +01001132 select SPL_SEPARATE_BSS if SPL
Michal Simek84f3dec2018-07-23 15:55:13 +02001133 select SUPPORT_SPL
Ibai Erkiagad47ed6f2019-09-27 12:51:41 +02001134 select ZYNQMP_IPI
Michal Simek37ad2702018-08-20 08:24:14 +02001135 imply BOARD_LATE_INIT
Michal Simek2e7c8192018-07-23 15:55:14 +02001136 imply CMD_DM
Michal Simekbab07b62020-07-28 12:45:47 +02001137 imply ENV_VARS_UBOOT_RUNTIME_CONFIG
Tom Rinid8532af2017-06-02 11:03:50 -04001138 imply FAT_WRITE
Michal Simeka8ddd6a2018-10-04 14:26:13 +02001139 imply MP
Jean-Jacques Hiblot44aaec72018-11-29 10:52:42 +01001140 imply DM_USB_GADGET
Michal Simek04b7e622015-01-15 10:01:51 +01001141
Trevor Woerner513f6402020-05-06 08:02:41 -04001142config ARCH_TEGRA
Masahiro Yamada73a5b1a2014-08-31 07:10:56 +09001143 bool "NVIDIA Tegra"
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +09001144 select GPIO_EXTRA_HEADER
Masahiro Yamada9afc6c52018-04-25 18:47:52 +09001145 imply DISTRO_DEFAULTS
Tom Rinid8532af2017-06-02 11:03:50 -04001146 imply FAT_WRITE
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09001147
Linus Walleij800d6fd2015-01-23 11:50:53 +01001148config TARGET_VEXPRESS64_AEMV8A
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09001149 bool "Support vexpress_aemv8a"
Masahiro Yamada0d46c342014-09-14 03:01:51 +09001150 select ARM64
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +09001151 select GPIO_EXTRA_HEADER
Alexander Graf633ef892018-01-25 12:05:52 +01001152 select PL01X_SERIAL
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09001153
Linus Walleij800d6fd2015-01-23 11:50:53 +01001154config TARGET_VEXPRESS64_BASE_FVP
1155 bool "Support Versatile Express ARMv8a FVP BASE model"
1156 select ARM64
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +09001157 select GPIO_EXTRA_HEADER
Alexander Graf633ef892018-01-25 12:05:52 +01001158 select PL01X_SERIAL
Michal Simek84f3dec2018-07-23 15:55:13 +02001159 select SEMIHOSTING
Linus Walleij800d6fd2015-01-23 11:50:53 +01001160
Linus Walleijc5822502015-01-23 14:41:10 +01001161config TARGET_VEXPRESS64_JUNO
1162 bool "Support Versatile Express Juno Development Platform"
1163 select ARM64
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +09001164 select GPIO_EXTRA_HEADER
Alexander Graf633ef892018-01-25 12:05:52 +01001165 select PL01X_SERIAL
Andre Przywara94504f42020-04-27 19:18:01 +01001166 select DM
1167 select OF_CONTROL
1168 select OF_BOARD
1169 select CLK
1170 select DM_SERIAL
Andre Przywara651c91b2020-04-27 19:18:02 +01001171 select ARM_PSCI_FW
1172 select PSCI_RESET
Andre Przywarad263e762020-06-11 12:03:18 +01001173 select DM_ETH
Andre Przywarae3e81212020-04-27 19:18:03 +01001174 select BLK
1175 select USB
Linus Walleijc5822502015-01-23 14:41:10 +01001176
Usama Arif9218a112020-08-12 16:12:53 +01001177config TARGET_TOTAL_COMPUTE
1178 bool "Support Total Compute Platform"
1179 select ARM64
1180 select PL01X_SERIAL
1181 select DM
1182 select DM_SERIAL
1183 select DM_MMC
1184 select DM_GPIO
1185
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +05301186config TARGET_LS2080A_EMU
1187 bool "Support ls2080a_emu"
York Sun4dd8c612016-10-04 14:31:48 -07001188 select ARCH_LS2080A
Masahiro Yamada0d46c342014-09-14 03:01:51 +09001189 select ARM64
Linus Walleij74771392015-03-09 10:53:21 +01001190 select ARMV8_MULTIENTRY
Rajesh Bhagatba2414f2019-02-01 05:22:01 +00001191 select FSL_DDR_SYNC_REFRESH
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +09001192 select GPIO_EXTRA_HEADER
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +05301193 help
Robert P. J. Day3a8d4e12019-12-25 06:34:07 -05001194 Support for Freescale LS2080A_EMU platform.
1195 The LS2080A Development System (EMULATOR) is a pre-silicon
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +05301196 development platform that supports the QorIQ LS2080A
1197 Layerscape Architecture processor.
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09001198
Ashish Kumar1ef4c772017-08-31 16:12:55 +05301199config TARGET_LS1088AQDS
1200 bool "Support ls1088aqds"
1201 select ARCH_LS1088A
1202 select ARM64
1203 select ARMV8_MULTIENTRY
AKASHI Takahirofb83f752019-07-03 10:44:39 +09001204 select ARCH_SUPPORT_TFABOOT
Ashish Kumar1ef4c772017-08-31 16:12:55 +05301205 select BOARD_LATE_INIT
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +09001206 select GPIO_EXTRA_HEADER
Ashish Kumar4feb83b2017-11-06 13:18:44 +05301207 select SUPPORT_SPL
Rajesh Bhagatba2414f2019-02-01 05:22:01 +00001208 select FSL_DDR_INTERACTIVE if !SD_BOOT
Ashish Kumar1ef4c772017-08-31 16:12:55 +05301209 help
Robert P. J. Day3a8d4e12019-12-25 06:34:07 -05001210 Support for NXP LS1088AQDS platform.
Ashish Kumar1ef4c772017-08-31 16:12:55 +05301211 The LS1088A Development System (QDS) is a high-performance
1212 development platform that supports the QorIQ LS1088A
1213 Layerscape Architecture processor.
1214
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +05301215config TARGET_LS2080AQDS
1216 bool "Support ls2080aqds"
York Sun4dd8c612016-10-04 14:31:48 -07001217 select ARCH_LS2080A
York Sun03017032015-03-20 19:28:23 -07001218 select ARM64
1219 select ARMV8_MULTIENTRY
AKASHI Takahirofb83f752019-07-03 10:44:39 +09001220 select ARCH_SUPPORT_TFABOOT
Tom Rini22d567e2017-01-22 19:43:11 -05001221 select BOARD_LATE_INIT
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +09001222 select GPIO_EXTRA_HEADER
Scott Wood8e728cd2015-03-24 13:25:02 -07001223 select SUPPORT_SPL
Simon Glass0e5faf02017-06-14 21:28:21 -06001224 imply SCSI
Tuomas Tynkkynenedf9f622017-12-08 15:36:19 +02001225 imply SCSI_AHCI
Rajesh Bhagatba2414f2019-02-01 05:22:01 +00001226 select FSL_DDR_BIST
1227 select FSL_DDR_INTERACTIVE if !SPL
York Sun03017032015-03-20 19:28:23 -07001228 help
Robert P. J. Day3a8d4e12019-12-25 06:34:07 -05001229 Support for Freescale LS2080AQDS platform.
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +05301230 The LS2080A Development System (QDS) is a high-performance
1231 development platform that supports the QorIQ LS2080A
York Sun03017032015-03-20 19:28:23 -07001232 Layerscape Architecture processor.
1233
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +05301234config TARGET_LS2080ARDB
1235 bool "Support ls2080ardb"
York Sun4dd8c612016-10-04 14:31:48 -07001236 select ARCH_LS2080A
York Sune12abcb2015-03-20 19:28:24 -07001237 select ARM64
1238 select ARMV8_MULTIENTRY
AKASHI Takahirofb83f752019-07-03 10:44:39 +09001239 select ARCH_SUPPORT_TFABOOT
Tom Rini22d567e2017-01-22 19:43:11 -05001240 select BOARD_LATE_INIT
Scott Wood212b8d82015-03-24 13:25:03 -07001241 select SUPPORT_SPL
Rajesh Bhagatba2414f2019-02-01 05:22:01 +00001242 select FSL_DDR_BIST
1243 select FSL_DDR_INTERACTIVE if !SPL
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +09001244 select GPIO_EXTRA_HEADER
Simon Glass0e5faf02017-06-14 21:28:21 -06001245 imply SCSI
Tuomas Tynkkynenedf9f622017-12-08 15:36:19 +02001246 imply SCSI_AHCI
York Sune12abcb2015-03-20 19:28:24 -07001247 help
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +05301248 Support for Freescale LS2080ARDB platform.
1249 The LS2080A Reference design board (RDB) is a high-performance
1250 development platform that supports the QorIQ LS2080A
York Sune12abcb2015-03-20 19:28:24 -07001251 Layerscape Architecture processor.
1252
Priyanka Jain75cd67f2017-04-27 15:08:07 +05301253config TARGET_LS2081ARDB
1254 bool "Support ls2081ardb"
1255 select ARCH_LS2080A
1256 select ARM64
1257 select ARMV8_MULTIENTRY
1258 select BOARD_LATE_INIT
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +09001259 select GPIO_EXTRA_HEADER
Priyanka Jain75cd67f2017-04-27 15:08:07 +05301260 select SUPPORT_SPL
Priyanka Jain75cd67f2017-04-27 15:08:07 +05301261 help
1262 Support for Freescale LS2081ARDB platform.
1263 The LS2081A Reference design board (RDB) is a high-performance
1264 development platform that supports the QorIQ LS2081A/LS2041A
1265 Layerscape Architecture processor.
1266
Priyanka Jainfd45ca02018-11-28 13:04:27 +00001267config TARGET_LX2160ARDB
1268 bool "Support lx2160ardb"
1269 select ARCH_LX2160A
Priyanka Jainfd45ca02018-11-28 13:04:27 +00001270 select ARM64
1271 select ARMV8_MULTIENTRY
AKASHI Takahirofb83f752019-07-03 10:44:39 +09001272 select ARCH_SUPPORT_TFABOOT
Priyanka Jainfd45ca02018-11-28 13:04:27 +00001273 select BOARD_LATE_INIT
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +09001274 select GPIO_EXTRA_HEADER
Priyanka Jainfd45ca02018-11-28 13:04:27 +00001275 help
1276 Support for NXP LX2160ARDB platform.
1277 The lx2160ardb (LX2160A Reference design board (RDB)
1278 is a high-performance development platform that supports the
1279 QorIQ LX2160A/LX2120A/LX2080A Layerscape Architecture processor.
1280
Pankaj Bansal338baa32019-02-08 10:29:58 +00001281config TARGET_LX2160AQDS
1282 bool "Support lx2160aqds"
1283 select ARCH_LX2160A
Pankaj Bansal338baa32019-02-08 10:29:58 +00001284 select ARM64
1285 select ARMV8_MULTIENTRY
AKASHI Takahirofb83f752019-07-03 10:44:39 +09001286 select ARCH_SUPPORT_TFABOOT
Pankaj Bansal338baa32019-02-08 10:29:58 +00001287 select BOARD_LATE_INIT
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +09001288 select GPIO_EXTRA_HEADER
Pankaj Bansal338baa32019-02-08 10:29:58 +00001289 help
1290 Support for NXP LX2160AQDS platform.
1291 The lx2160aqds (LX2160A QorIQ Development System (QDS)
1292 is a high-performance development platform that supports the
1293 QorIQ LX2160A/LX2120A/LX2080A Layerscape Architecture processor.
1294
Meenakshi Aggarwal8a03b0d2020-12-04 20:17:28 +05301295config TARGET_LX2162AQDS
1296 bool "Support lx2162aqds"
1297 select ARCH_LX2162A
1298 select ARCH_MISC_INIT
1299 select ARM64
1300 select ARMV8_MULTIENTRY
1301 select ARCH_SUPPORT_TFABOOT
1302 select BOARD_LATE_INIT
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +09001303 select GPIO_EXTRA_HEADER
Meenakshi Aggarwal8a03b0d2020-12-04 20:17:28 +05301304 help
1305 Support for NXP LX2162AQDS platform.
1306 The lx2162aqds support is based on LX2160A Layerscape Architecture processor.
1307
Peter Griffin31f327e2015-07-30 18:55:23 +01001308config TARGET_HIKEY
1309 bool "Support HiKey 96boards Consumer Edition Platform"
1310 select ARM64
Peter Griffinff9302f2015-09-10 21:55:16 +01001311 select DM
1312 select DM_GPIO
Peter Griffin0382c642015-09-10 21:55:17 +01001313 select DM_SERIAL
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +09001314 select GPIO_EXTRA_HEADER
Peter Griffinc97c37a2016-04-20 17:13:59 +01001315 select OF_CONTROL
Alexander Graf633ef892018-01-25 12:05:52 +01001316 select PL01X_SERIAL
Tom Rinie69ba982018-03-06 19:02:27 -05001317 select SPECIFY_CONSOLE_INDEX
Michal Simek2e7c8192018-07-23 15:55:14 +02001318 imply CMD_DM
Peter Griffin31f327e2015-07-30 18:55:23 +01001319 help
1320 Support for HiKey 96boards platform. It features a HI6220
1321 SoC, with 8xA53 CPU, mali450 gpu, and 1GB RAM.
1322
Manivannan Sadhasivamcf33f922019-08-02 20:40:09 +05301323config TARGET_HIKEY960
1324 bool "Support HiKey960 96boards Consumer Edition Platform"
1325 select ARM64
1326 select DM
1327 select DM_SERIAL
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +09001328 select GPIO_EXTRA_HEADER
Manivannan Sadhasivamcf33f922019-08-02 20:40:09 +05301329 select OF_CONTROL
1330 select PL01X_SERIAL
1331 imply CMD_DM
1332 help
1333 Support for HiKey960 96boards platform. It features a HI3660
1334 SoC, with 4xA73 CPU, 4xA53 CPU, MALI-G71 GPU, and 3GB RAM.
1335
Jorge Ramirez-Ortizf5b38422017-06-26 15:52:49 +02001336config TARGET_POPLAR
1337 bool "Support Poplar 96boards Enterprise Edition Platform"
1338 select ARM64
1339 select DM
Jorge Ramirez-Ortizf5b38422017-06-26 15:52:49 +02001340 select DM_SERIAL
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +09001341 select GPIO_EXTRA_HEADER
Michal Simek84f3dec2018-07-23 15:55:13 +02001342 select OF_CONTROL
Alexander Graf633ef892018-01-25 12:05:52 +01001343 select PL01X_SERIAL
Michal Simek2e7c8192018-07-23 15:55:14 +02001344 imply CMD_DM
Jorge Ramirez-Ortizf5b38422017-06-26 15:52:49 +02001345 help
1346 Support for Poplar 96boards EE platform. It features a HI3798cv200
1347 SoC, with 4xA53 CPU, 1GB RAM and the high performance Mali T720 GPU
1348 making it capable of running any commercial set-top solution based on
1349 Linux or Android.
1350
Prabhakar Kushwaha55432502016-06-03 18:41:34 +05301351config TARGET_LS1012AQDS
1352 bool "Support ls1012aqds"
York Sunb3d71642016-09-26 08:09:26 -07001353 select ARCH_LS1012A
Prabhakar Kushwaha55432502016-06-03 18:41:34 +05301354 select ARM64
AKASHI Takahirofb83f752019-07-03 10:44:39 +09001355 select ARCH_SUPPORT_TFABOOT
Tom Rini22d567e2017-01-22 19:43:11 -05001356 select BOARD_LATE_INIT
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +09001357 select GPIO_EXTRA_HEADER
Prabhakar Kushwaha55432502016-06-03 18:41:34 +05301358 help
1359 Support for Freescale LS1012AQDS platform.
1360 The LS1012A Development System (QDS) is a high-performance
1361 development platform that supports the QorIQ LS1012A
1362 Layerscape Architecture processor.
1363
Prabhakar Kushwahaa315c662016-06-03 18:41:35 +05301364config TARGET_LS1012ARDB
1365 bool "Support ls1012ardb"
York Sunb3d71642016-09-26 08:09:26 -07001366 select ARCH_LS1012A
Prabhakar Kushwahaa315c662016-06-03 18:41:35 +05301367 select ARM64
AKASHI Takahirofb83f752019-07-03 10:44:39 +09001368 select ARCH_SUPPORT_TFABOOT
Tom Rini22d567e2017-01-22 19:43:11 -05001369 select BOARD_LATE_INIT
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +09001370 select GPIO_EXTRA_HEADER
Simon Glass0e5faf02017-06-14 21:28:21 -06001371 imply SCSI
Tuomas Tynkkynenedf9f622017-12-08 15:36:19 +02001372 imply SCSI_AHCI
Prabhakar Kushwahaa315c662016-06-03 18:41:35 +05301373 help
1374 Support for Freescale LS1012ARDB platform.
1375 The LS1012A Reference design board (RDB) is a high-performance
1376 development platform that supports the QorIQ LS1012A
1377 Layerscape Architecture processor.
1378
Bhaskar Upadhaya7fff22a2018-01-11 20:03:31 +05301379config TARGET_LS1012A2G5RDB
1380 bool "Support ls1012a2g5rdb"
1381 select ARCH_LS1012A
1382 select ARM64
AKASHI Takahirofb83f752019-07-03 10:44:39 +09001383 select ARCH_SUPPORT_TFABOOT
Bhaskar Upadhaya7fff22a2018-01-11 20:03:31 +05301384 select BOARD_LATE_INIT
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +09001385 select GPIO_EXTRA_HEADER
Bhaskar Upadhaya7fff22a2018-01-11 20:03:31 +05301386 imply SCSI
1387 help
1388 Support for Freescale LS1012A2G5RDB platform.
1389 The LS1012A 2G5 Reference design board (RDB) is a high-performance
1390 development platform that supports the QorIQ LS1012A
1391 Layerscape Architecture processor.
1392
Bhaskar Upadhaya5e6f5982018-05-23 11:03:30 +05301393config TARGET_LS1012AFRWY
1394 bool "Support ls1012afrwy"
1395 select ARCH_LS1012A
1396 select ARM64
AKASHI Takahirofb83f752019-07-03 10:44:39 +09001397 select ARCH_SUPPORT_TFABOOT
Michal Simek84f3dec2018-07-23 15:55:13 +02001398 select BOARD_LATE_INIT
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +09001399 select GPIO_EXTRA_HEADER
Bhaskar Upadhaya5e6f5982018-05-23 11:03:30 +05301400 imply SCSI
1401 imply SCSI_AHCI
1402 help
1403 Support for Freescale LS1012AFRWY platform.
1404 The LS1012A FRWY board (FRWY) is a high-performance
1405 development platform that supports the QorIQ LS1012A
1406 Layerscape Architecture processor.
1407
Prabhakar Kushwaha9e7ee7b2016-06-03 18:41:36 +05301408config TARGET_LS1012AFRDM
1409 bool "Support ls1012afrdm"
York Sunb3d71642016-09-26 08:09:26 -07001410 select ARCH_LS1012A
Prabhakar Kushwaha9e7ee7b2016-06-03 18:41:36 +05301411 select ARM64
AKASHI Takahirofb83f752019-07-03 10:44:39 +09001412 select ARCH_SUPPORT_TFABOOT
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +09001413 select GPIO_EXTRA_HEADER
Prabhakar Kushwaha9e7ee7b2016-06-03 18:41:36 +05301414 help
1415 Support for Freescale LS1012AFRDM platform.
1416 The LS1012A Freedom board (FRDM) is a high-performance
1417 development platform that supports the QorIQ LS1012A
1418 Layerscape Architecture processor.
1419
Yuantian Tang473bbc42019-04-10 16:43:35 +08001420config TARGET_LS1028AQDS
1421 bool "Support ls1028aqds"
1422 select ARCH_LS1028A
1423 select ARM64
1424 select ARMV8_MULTIENTRY
AKASHI Takahirofb83f752019-07-03 10:44:39 +09001425 select ARCH_SUPPORT_TFABOOT
Yuantian Tangafa86692019-07-02 16:16:22 +08001426 select BOARD_LATE_INIT
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +09001427 select GPIO_EXTRA_HEADER
Yuantian Tang473bbc42019-04-10 16:43:35 +08001428 help
1429 Support for Freescale LS1028AQDS platform
1430 The LS1028A Development System (QDS) is a high-performance
1431 development platform that supports the QorIQ LS1028A
1432 Layerscape Architecture processor.
1433
Yuantian Tang92f18ff2019-04-10 16:43:34 +08001434config TARGET_LS1028ARDB
1435 bool "Support ls1028ardb"
1436 select ARCH_LS1028A
1437 select ARM64
1438 select ARMV8_MULTIENTRY
AKASHI Takahirofb83f752019-07-03 10:44:39 +09001439 select ARCH_SUPPORT_TFABOOT
Yuantian Tang31c98902020-03-09 14:10:07 +08001440 select BOARD_LATE_INIT
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +09001441 select GPIO_EXTRA_HEADER
Yuantian Tang92f18ff2019-04-10 16:43:34 +08001442 help
1443 Support for Freescale LS1028ARDB platform
1444 The LS1028A Development System (RDB) is a high-performance
1445 development platform that supports the QorIQ LS1028A
1446 Layerscape Architecture processor.
1447
Ashish Kumar227b4bc2017-08-31 16:12:54 +05301448config TARGET_LS1088ARDB
1449 bool "Support ls1088ardb"
1450 select ARCH_LS1088A
1451 select ARM64
1452 select ARMV8_MULTIENTRY
AKASHI Takahirofb83f752019-07-03 10:44:39 +09001453 select ARCH_SUPPORT_TFABOOT
Ashish Kumar227b4bc2017-08-31 16:12:54 +05301454 select BOARD_LATE_INIT
Ashish Kumar5676ceb2017-11-06 13:18:43 +05301455 select SUPPORT_SPL
Rajesh Bhagatba2414f2019-02-01 05:22:01 +00001456 select FSL_DDR_INTERACTIVE if !SD_BOOT
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +09001457 select GPIO_EXTRA_HEADER
Ashish Kumar227b4bc2017-08-31 16:12:54 +05301458 help
1459 Support for NXP LS1088ARDB platform.
1460 The LS1088A Reference design board (RDB) is a high-performance
1461 development platform that supports the QorIQ LS1088A
1462 Layerscape Architecture processor.
1463
Wang Huanf0ce7d62014-09-05 13:52:44 +08001464config TARGET_LS1021AQDS
Alison Wang6ea8ad42014-12-03 16:18:09 +08001465 bool "Support ls1021aqds"
Michal Simek84f3dec2018-07-23 15:55:13 +02001466 select ARCH_LS1021A
1467 select ARCH_SUPPORT_PSCI
1468 select BOARD_EARLY_INIT_F
Tom Rini22d567e2017-01-22 19:43:11 -05001469 select BOARD_LATE_INIT
Lokesh Vutla81b1a672018-04-26 18:21:26 +05301470 select CPU_V7A
Hongbo Zhange80fccf2016-09-21 18:31:04 +08001471 select CPU_V7_HAS_NONSEC
1472 select CPU_V7_HAS_VIRT
York Sun4de7e932016-09-26 08:09:29 -07001473 select LS1_DEEP_SLEEP
Michal Simek84f3dec2018-07-23 15:55:13 +02001474 select SUPPORT_SPL
York Sund297d392016-12-28 08:43:40 -08001475 select SYS_FSL_DDR
Rajesh Bhagatba2414f2019-02-01 05:22:01 +00001476 select FSL_DDR_INTERACTIVE
Lukasz Majewski23aa8342020-06-04 23:11:52 +08001477 select DM_SPI_FLASH if FSL_DSPI || FSL_QSPI
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +09001478 select GPIO_EXTRA_HEADER
Lukasz Majewski23aa8342020-06-04 23:11:52 +08001479 select SPI_FLASH_DATAFLASH if FSL_DSPI || FSL_QSPI
Simon Glass0e5faf02017-06-14 21:28:21 -06001480 imply SCSI
Masahiro Yamadad5415b22016-08-30 16:22:22 +09001481
Wang Huanddf89f92014-09-05 13:52:45 +08001482config TARGET_LS1021ATWR
Alison Wang6ea8ad42014-12-03 16:18:09 +08001483 bool "Support ls1021atwr"
Michal Simek84f3dec2018-07-23 15:55:13 +02001484 select ARCH_LS1021A
1485 select ARCH_SUPPORT_PSCI
1486 select BOARD_EARLY_INIT_F
Tom Rini22d567e2017-01-22 19:43:11 -05001487 select BOARD_LATE_INIT
Lokesh Vutla81b1a672018-04-26 18:21:26 +05301488 select CPU_V7A
Hongbo Zhange80fccf2016-09-21 18:31:04 +08001489 select CPU_V7_HAS_NONSEC
1490 select CPU_V7_HAS_VIRT
York Sun4de7e932016-09-26 08:09:29 -07001491 select LS1_DEEP_SLEEP
Michal Simek84f3dec2018-07-23 15:55:13 +02001492 select SUPPORT_SPL
Lukasz Majewski23aa8342020-06-04 23:11:52 +08001493 select DM_SPI_FLASH if FSL_DSPI || FSL_QSPI
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +09001494 select GPIO_EXTRA_HEADER
Simon Glass0e5faf02017-06-14 21:28:21 -06001495 imply SCSI
Wang Huanddf89f92014-09-05 13:52:45 +08001496
Aleksandar Gerasimovski032bdbc2021-02-22 18:18:11 +00001497config TARGET_PG_WCOM_SELI8
1498 bool "Support Hitachi-Powergrids SELI8 service unit card"
1499 select ARCH_LS1021A
1500 select ARCH_SUPPORT_PSCI
1501 select BOARD_EARLY_INIT_F
1502 select BOARD_LATE_INIT
1503 select CPU_V7A
1504 select CPU_V7_HAS_NONSEC
1505 select CPU_V7_HAS_VIRT
1506 select SYS_FSL_DDR
1507 select FSL_DDR_INTERACTIVE
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +09001508 select GPIO_EXTRA_HEADER
Aleksandar Gerasimovski032bdbc2021-02-22 18:18:11 +00001509 select VENDOR_KM
1510 imply SCSI
1511 help
1512 Support for Hitachi-Powergrids SELI8 service unit card.
1513 SELI8 is a QorIQ LS1021a based service unit card used
1514 in XMC20 and FOX615 product families.
1515
Aleksandar Gerasimovski3b24bbd2021-06-08 14:16:28 +00001516config TARGET_PG_WCOM_EXPU1
1517 bool "Support Hitachi-Powergrids EXPU1 service unit card"
1518 select ARCH_LS1021A
1519 select ARCH_SUPPORT_PSCI
1520 select BOARD_EARLY_INIT_F
1521 select BOARD_LATE_INIT
1522 select CPU_V7A
1523 select CPU_V7_HAS_NONSEC
1524 select CPU_V7_HAS_VIRT
1525 select SYS_FSL_DDR
1526 select FSL_DDR_INTERACTIVE
1527 select VENDOR_KM
1528 imply SCSI
1529 help
1530 Support for Hitachi-Powergrids EXPU1 service unit card.
1531 EXPU1 is a QorIQ LS1021a based service unit card used
1532 in XMC20 and FOX615 product families.
1533
Jianchao Wange5332ba2019-07-19 00:30:01 +03001534config TARGET_LS1021ATSN
1535 bool "Support ls1021atsn"
1536 select ARCH_LS1021A
1537 select ARCH_SUPPORT_PSCI
1538 select BOARD_EARLY_INIT_F
1539 select BOARD_LATE_INIT
1540 select CPU_V7A
1541 select CPU_V7_HAS_NONSEC
1542 select CPU_V7_HAS_VIRT
1543 select LS1_DEEP_SLEEP
1544 select SUPPORT_SPL
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +09001545 select GPIO_EXTRA_HEADER
Jianchao Wange5332ba2019-07-19 00:30:01 +03001546 imply SCSI
1547
Feng Li39e112d2016-11-03 14:15:17 +08001548config TARGET_LS1021AIOT
1549 bool "Support ls1021aiot"
Michal Simek84f3dec2018-07-23 15:55:13 +02001550 select ARCH_LS1021A
1551 select ARCH_SUPPORT_PSCI
Tom Rini22d567e2017-01-22 19:43:11 -05001552 select BOARD_LATE_INIT
Lokesh Vutla81b1a672018-04-26 18:21:26 +05301553 select CPU_V7A
Feng Li39e112d2016-11-03 14:15:17 +08001554 select CPU_V7_HAS_NONSEC
1555 select CPU_V7_HAS_VIRT
1556 select SUPPORT_SPL
Lukasz Majewski23aa8342020-06-04 23:11:52 +08001557 select DM_SPI_FLASH if FSL_DSPI || FSL_QSPI
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +09001558 select GPIO_EXTRA_HEADER
Simon Glass0e5faf02017-06-14 21:28:21 -06001559 imply SCSI
Feng Li39e112d2016-11-03 14:15:17 +08001560 help
1561 Support for Freescale LS1021AIOT platform.
1562 The LS1021A Freescale board (IOT) is a high-performance
1563 development platform that supports the QorIQ LS1021A
1564 Layerscape Architecture processor.
1565
Shaohui Xiedd335672015-11-11 17:58:37 +08001566config TARGET_LS1043AQDS
1567 bool "Support ls1043aqds"
York Sun149eb332016-09-26 08:09:27 -07001568 select ARCH_LS1043A
Shaohui Xiedd335672015-11-11 17:58:37 +08001569 select ARM64
1570 select ARMV8_MULTIENTRY
AKASHI Takahirofb83f752019-07-03 10:44:39 +09001571 select ARCH_SUPPORT_TFABOOT
Michal Simek84f3dec2018-07-23 15:55:13 +02001572 select BOARD_EARLY_INIT_F
Tom Rini22d567e2017-01-22 19:43:11 -05001573 select BOARD_LATE_INIT
Shaohui Xiedd335672015-11-11 17:58:37 +08001574 select SUPPORT_SPL
Rajesh Bhagatba2414f2019-02-01 05:22:01 +00001575 select FSL_DDR_INTERACTIVE if !SPL
Lukasz Majewski9cb0cc12020-06-04 23:11:51 +08001576 select FSL_DSPI if !SPL_NO_DSPI
1577 select DM_SPI_FLASH if FSL_DSPI
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +09001578 select GPIO_EXTRA_HEADER
Simon Glass0e5faf02017-06-14 21:28:21 -06001579 imply SCSI
Peng Maa550eb62019-01-30 19:11:49 +08001580 imply SCSI_AHCI
Shaohui Xiedd335672015-11-11 17:58:37 +08001581 help
1582 Support for Freescale LS1043AQDS platform.
1583
Mingkai Hueee86ff2015-10-26 19:47:52 +08001584config TARGET_LS1043ARDB
1585 bool "Support ls1043ardb"
York Sun149eb332016-09-26 08:09:27 -07001586 select ARCH_LS1043A
Mingkai Hueee86ff2015-10-26 19:47:52 +08001587 select ARM64
Hou Zhiqiangc7098fa2015-10-26 19:47:57 +08001588 select ARMV8_MULTIENTRY
AKASHI Takahirofb83f752019-07-03 10:44:39 +09001589 select ARCH_SUPPORT_TFABOOT
Michal Simek84f3dec2018-07-23 15:55:13 +02001590 select BOARD_EARLY_INIT_F
Tom Rini22d567e2017-01-22 19:43:11 -05001591 select BOARD_LATE_INIT
Gong Qianyu8168a0f2015-10-26 19:47:53 +08001592 select SUPPORT_SPL
Lukasz Majewski9cb0cc12020-06-04 23:11:51 +08001593 select FSL_DSPI if !SPL_NO_DSPI
1594 select DM_SPI_FLASH if FSL_DSPI
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +09001595 select GPIO_EXTRA_HEADER
Mingkai Hueee86ff2015-10-26 19:47:52 +08001596 help
1597 Support for Freescale LS1043ARDB platform.
1598
Shaohui Xie085ac1c2016-09-07 17:56:14 +08001599config TARGET_LS1046AQDS
1600 bool "Support ls1046aqds"
York Sunbad49842016-09-26 08:09:24 -07001601 select ARCH_LS1046A
Shaohui Xie085ac1c2016-09-07 17:56:14 +08001602 select ARM64
1603 select ARMV8_MULTIENTRY
AKASHI Takahirofb83f752019-07-03 10:44:39 +09001604 select ARCH_SUPPORT_TFABOOT
Michal Simek84f3dec2018-07-23 15:55:13 +02001605 select BOARD_EARLY_INIT_F
Tom Rini22d567e2017-01-22 19:43:11 -05001606 select BOARD_LATE_INIT
Shaohui Xie085ac1c2016-09-07 17:56:14 +08001607 select DM_SPI_FLASH if DM_SPI
Michal Simek84f3dec2018-07-23 15:55:13 +02001608 select SUPPORT_SPL
Rajesh Bhagatba2414f2019-02-01 05:22:01 +00001609 select FSL_DDR_BIST if !SPL
1610 select FSL_DDR_INTERACTIVE if !SPL
1611 select FSL_DDR_INTERACTIVE if !SPL
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +09001612 select GPIO_EXTRA_HEADER
Simon Glass0e5faf02017-06-14 21:28:21 -06001613 imply SCSI
Shaohui Xie085ac1c2016-09-07 17:56:14 +08001614 help
1615 Support for Freescale LS1046AQDS platform.
1616 The LS1046A Development System (QDS) is a high-performance
1617 development platform that supports the QorIQ LS1046A
1618 Layerscape Architecture processor.
1619
Mingkai Hud2396512016-09-07 18:47:28 +08001620config TARGET_LS1046ARDB
1621 bool "Support ls1046ardb"
York Sunbad49842016-09-26 08:09:24 -07001622 select ARCH_LS1046A
Mingkai Hud2396512016-09-07 18:47:28 +08001623 select ARM64
1624 select ARMV8_MULTIENTRY
AKASHI Takahirofb83f752019-07-03 10:44:39 +09001625 select ARCH_SUPPORT_TFABOOT
Michal Simek84f3dec2018-07-23 15:55:13 +02001626 select BOARD_EARLY_INIT_F
Tom Rini22d567e2017-01-22 19:43:11 -05001627 select BOARD_LATE_INIT
Mingkai Hud2396512016-09-07 18:47:28 +08001628 select DM_SPI_FLASH if DM_SPI
Hou Zhiqiang67b6d0a2016-12-09 16:09:01 +08001629 select POWER_MC34VR500
Michal Simek84f3dec2018-07-23 15:55:13 +02001630 select SUPPORT_SPL
Rajesh Bhagatba2414f2019-02-01 05:22:01 +00001631 select FSL_DDR_BIST
1632 select FSL_DDR_INTERACTIVE if !SPL
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +09001633 select GPIO_EXTRA_HEADER
Simon Glass0e5faf02017-06-14 21:28:21 -06001634 imply SCSI
Mingkai Hud2396512016-09-07 18:47:28 +08001635 help
1636 Support for Freescale LS1046ARDB platform.
1637 The LS1046A Reference Design Board (RDB) is a high-performance
1638 development platform that supports the QorIQ LS1046A
1639 Layerscape Architecture processor.
1640
Vabhav Sharma51641912019-06-06 12:35:28 +00001641config TARGET_LS1046AFRWY
1642 bool "Support ls1046afrwy"
1643 select ARCH_LS1046A
1644 select ARM64
1645 select ARMV8_MULTIENTRY
AKASHI Takahirofb83f752019-07-03 10:44:39 +09001646 select ARCH_SUPPORT_TFABOOT
Vabhav Sharma51641912019-06-06 12:35:28 +00001647 select BOARD_EARLY_INIT_F
1648 select BOARD_LATE_INIT
1649 select DM_SPI_FLASH if DM_SPI
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +09001650 select GPIO_EXTRA_HEADER
Vabhav Sharma51641912019-06-06 12:35:28 +00001651 imply SCSI
1652 help
1653 Support for Freescale LS1046AFRWY platform.
1654 The LS1046A Freeway Board (FRWY) is a high-performance
1655 development platform that supports the QorIQ LS1046A
1656 Layerscape Architecture processor.
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09001657
Michael Walle36ba7642020-10-15 23:08:57 +02001658config TARGET_SL28
1659 bool "Support sl28"
1660 select ARCH_LS1028A
1661 select ARM64
1662 select ARMV8_MULTIENTRY
1663 select SUPPORT_SPL
1664 select BINMAN
Michael Walleb53a4f32021-03-26 19:40:57 +01001665 select DM
1666 select DM_GPIO
1667 select DM_I2C
1668 select DM_MMC
1669 select DM_SPI_FLASH
1670 select DM_ETH
1671 select DM_MDIO
1672 select DM_PCI
1673 select DM_RNG
1674 select DM_RTC
1675 select DM_SCSI
Michael Walle7a66ef02021-03-26 19:40:58 +01001676 select DM_SERIAL
Michael Walleb53a4f32021-03-26 19:40:57 +01001677 select DM_SPI
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +09001678 select GPIO_EXTRA_HEADER
Michael Walleb53a4f32021-03-26 19:40:57 +01001679 select SPL_DM if SPL
1680 select SPL_DM_SPI if SPL
1681 select SPL_DM_SPI_FLASH if SPL
1682 select SPL_DM_I2C if SPL
1683 select SPL_DM_MMC if SPL
1684 select SPL_DM_SERIAL if SPL
Michael Walle36ba7642020-10-15 23:08:57 +02001685 help
1686 Support for Kontron SMARC-sAL28 board.
1687
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09001688config TARGET_COLIBRI_PXA270
1689 bool "Support colibri_pxa270"
Georges Savoundararadj3bae15f2014-10-28 23:16:09 +01001690 select CPU_PXA
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +09001691 select GPIO_EXTRA_HEADER
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09001692
Masahiro Yamada82069432014-10-03 19:21:07 +09001693config ARCH_UNIPHIER
Masahiro Yamada563ee4c2015-05-29 17:30:01 +09001694 bool "Socionext UniPhier SoCs"
Tom Rini22d567e2017-01-22 19:43:11 -05001695 select BOARD_LATE_INIT
Masahiro Yamada85eb8262015-03-31 12:47:54 +09001696 select DM
Masahiro Yamadaae8d7d52020-05-07 22:11:19 +09001697 select DM_ETH
Masahiro Yamada5f128922016-02-16 17:03:50 +09001698 select DM_GPIO
Masahiro Yamada85eb8262015-03-31 12:47:54 +09001699 select DM_I2C
Masahiro Yamada867453e2016-02-18 19:52:49 +09001700 select DM_MMC
Masahiro Yamada8fc53822020-01-30 22:07:59 +09001701 select DM_MTD
Masahiro Yamada2aa4b5b2016-10-08 13:25:31 +09001702 select DM_RESET
Masahiro Yamada694adf12016-09-14 01:05:59 +09001703 select DM_SERIAL
Masahiro Yamadae0a6fa82018-07-19 16:28:25 +09001704 select OF_BOARD_SETUP
Masahiro Yamada694adf12016-09-14 01:05:59 +09001705 select OF_CONTROL
1706 select OF_LIBFDT
Masahiro Yamada0c977252016-09-17 03:33:01 +09001707 select PINCTRL
Ley Foon Tan48fcc4a2017-05-03 17:13:32 +08001708 select SPL_BOARD_INIT if SPL
Masahiro Yamadadabee242017-01-21 18:05:22 +09001709 select SPL_DM if SPL
1710 select SPL_LIBCOMMON_SUPPORT if SPL
1711 select SPL_LIBGENERIC_SUPPORT if SPL
1712 select SPL_OF_CONTROL if SPL
1713 select SPL_PINCTRL if SPL
Masahiro Yamada694adf12016-09-14 01:05:59 +09001714 select SUPPORT_SPL
Michal Simek2e7c8192018-07-23 15:55:14 +02001715 imply CMD_DM
Masahiro Yamada577242b2018-07-20 21:47:18 +09001716 imply DISTRO_DEFAULTS
Tom Rinid8532af2017-06-02 11:03:50 -04001717 imply FAT_WRITE
Masahiro Yamada563ee4c2015-05-29 17:30:01 +09001718 help
1719 Support for UniPhier SoC family developed by Socionext Inc.
1720 (formerly, System LSI Business Division of Panasonic Corporation)
Masahiro Yamada82069432014-10-03 19:21:07 +09001721
Masami Hiramatsu7c741272021-06-04 18:45:10 +09001722config ARCH_SYNQUACER
1723 bool "Socionext SynQuacer SoCs"
1724 select ARM64
1725 select DM
1726 select GIC_V3
1727 select PSCI_RESET
1728 select SYSRESET
1729 select SYSRESET_PSCI
1730 select OF_CONTROL
1731 help
1732 Support for SynQuacer SoC family developed by Socionext Inc.
1733 This SoC is used on 96boards EE DeveloperBox.
1734
Trevor Woerner2bcc1ed2020-05-06 08:02:42 -04001735config ARCH_STM32
Patrick Delaunay85b53972018-03-12 10:46:10 +01001736 bool "Support STMicroelectronics STM32 MCU with cortex M"
rev13@wp.pl6b5e5a92015-03-01 12:44:42 +01001737 select CPU_V7M
Kamil Lulko75d48a62015-12-01 09:08:19 +01001738 select DM
1739 select DM_SERIAL
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +09001740 select GPIO_EXTRA_HEADER
Michal Simek2e7c8192018-07-23 15:55:14 +02001741 imply CMD_DM
rev13@wp.pl6b5e5a92015-03-01 12:44:42 +01001742
Patrice Chotard5b428242017-02-21 13:37:04 +01001743config ARCH_STI
1744 bool "Support STMicrolectronics SoCs"
Michal Simek84f3dec2018-07-23 15:55:13 +02001745 select BLK
Lokesh Vutla81b1a672018-04-26 18:21:26 +05301746 select CPU_V7A
Patrice Chotard42d742b2017-02-21 13:37:07 +01001747 select DM
Patrice Chotard2eea7d82017-02-21 13:37:09 +01001748 select DM_MMC
Patrice Chotard1235aa02017-03-22 10:54:03 +01001749 select DM_RESET
Michal Simek84f3dec2018-07-23 15:55:13 +02001750 select DM_SERIAL
Michal Simek2e7c8192018-07-23 15:55:14 +02001751 imply CMD_DM
Patrice Chotard5b428242017-02-21 13:37:04 +01001752 help
1753 Support for STMicroelectronics STiH407/10 SoC family.
1754 This SoC is used on Linaro 96Board STiH410-B2260
1755
Patrick Delaunay85b53972018-03-12 10:46:10 +01001756config ARCH_STM32MP
1757 bool "Support STMicroelectronics STM32MP Socs with cortex A"
Patrick Delaunayc5d15652018-03-20 10:54:53 +01001758 select ARCH_MISC_INIT
Patrick Delaunayf8fe21d2020-04-01 09:07:33 +02001759 select ARCH_SUPPORT_TFABOOT
Patrick Delaunay85b53972018-03-12 10:46:10 +01001760 select BOARD_LATE_INIT
1761 select CLK
1762 select DM
1763 select DM_GPIO
1764 select DM_RESET
1765 select DM_SERIAL
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +09001766 select GPIO_EXTRA_HEADER
Michal Simek84f3dec2018-07-23 15:55:13 +02001767 select MISC
Patrick Delaunay85b53972018-03-12 10:46:10 +01001768 select OF_CONTROL
1769 select OF_LIBFDT
Patrick Delaunaya6f03912019-07-05 17:20:14 +02001770 select OF_SYSTEM_SETUP
Patrick Delaunay85b53972018-03-12 10:46:10 +01001771 select PINCTRL
1772 select REGMAP
1773 select SUPPORT_SPL
1774 select SYSCON
Patrick Delaunay32ddd262018-03-20 14:15:06 +01001775 select SYSRESET
Patrick Delaunay85b53972018-03-12 10:46:10 +01001776 select SYS_THUMB_BUILD
Kever Yang525ea472019-04-02 20:41:25 +08001777 imply SPL_SYSRESET
Michal Simek2e7c8192018-07-23 15:55:14 +02001778 imply CMD_DM
Patrick Delaunay4e8dbe22019-04-12 11:55:46 +02001779 imply CMD_POWEROFF
Patrick Delaunay03552502019-07-30 19:16:28 +02001780 imply OF_LIBFDT_OVERLAY
Patrick Delaunayd70e3f82019-02-27 17:01:11 +01001781 imply ENV_VARS_UBOOT_RUNTIME_CONFIG
Patrick Delaunay64e02e92019-04-18 17:32:38 +02001782 imply USE_PREBOOT
Patrick Delaunay85b53972018-03-12 10:46:10 +01001783 help
1784 Support for STM32MP SoC family developed by STMicroelectronics,
1785 MPUs based on ARM cortex A core
Patrick Delaunay5d061412019-02-12 11:44:39 +01001786 U-BOOT is running in DDR, loaded by the First Stage BootLoader (FSBL).
1787 FSBL can be TF-A: Trusted Firmware for Cortex A, for trusted boot
1788 chain.
1789 SPL is the unsecure FSBL for the basic boot chain.
Patrick Delaunay85b53972018-03-12 10:46:10 +01001790
Simon Glass2cffe662015-08-30 16:55:38 -06001791config ARCH_ROCKCHIP
1792 bool "Support Rockchip SoCs"
Simon Glass94106272016-06-12 23:30:14 -06001793 select BLK
Kever Yang217a0362020-11-10 11:43:32 +08001794 select BINMAN if SPL_OPTEE
Simon Glass2cffe662015-08-30 16:55:38 -06001795 select DM
Simon Glass94106272016-06-12 23:30:14 -06001796 select DM_GPIO
1797 select DM_I2C
1798 select DM_MMC
Michal Simek84f3dec2018-07-23 15:55:13 +02001799 select DM_PWM
1800 select DM_REGULATOR
Simon Glass94106272016-06-12 23:30:14 -06001801 select DM_SERIAL
1802 select DM_SPI
1803 select DM_SPI_FLASH
Philipp Tomsichb6f395c2017-10-10 16:21:03 +02001804 select ENABLE_ARM_SOC_BOOT0_HOOK
Michal Simek84f3dec2018-07-23 15:55:13 +02001805 select OF_CONTROL
Adam Ford4e96ff82018-04-15 13:51:26 -04001806 select SPI
Michal Simek84f3dec2018-07-23 15:55:13 +02001807 select SPL_DM if SPL
Lukasz Majewski76f442982020-06-04 23:11:53 +08001808 select SPL_DM_SPI if SPL
1809 select SPL_DM_SPI_FLASH if SPL
Michal Simek84f3dec2018-07-23 15:55:13 +02001810 select SYS_MALLOC_F
1811 select SYS_THUMB_BUILD if !ARM64
1812 imply ADC
Michal Simek2e7c8192018-07-23 15:55:14 +02001813 imply CMD_DM
Kever Yang2563ee82019-03-29 09:08:58 +08001814 imply DEBUG_UART_BOARD_INIT
Masahiro Yamada9afc6c52018-04-25 18:47:52 +09001815 imply DISTRO_DEFAULTS
Tom Rinid8532af2017-06-02 11:03:50 -04001816 imply FAT_WRITE
Philipp Tomsich2fa7b7e2017-09-20 13:50:13 +02001817 imply SARADC_ROCKCHIP
Michal Simek84f3dec2018-07-23 15:55:13 +02001818 imply SPL_SYSRESET
Thomas Hebb1bda4322019-11-15 08:48:57 -08001819 imply SPL_SYS_MALLOC_SIMPLE
Kever Yang4a3448c2018-04-19 11:37:09 +08001820 imply SYS_NS16550
Michal Simek84f3dec2018-07-23 15:55:13 +02001821 imply TPL_SYSRESET
1822 imply USB_FUNCTION_FASTBOOT
Simon Glass2cffe662015-08-30 16:55:38 -06001823
Suneel Garapatiaddfabc2019-10-19 18:37:55 -07001824config ARCH_OCTEONTX
1825 bool "Support OcteonTX SoCs"
Stefan Roesefbd18652020-09-23 11:01:30 +02001826 select CLK
Suneel Garapatiaddfabc2019-10-19 18:37:55 -07001827 select DM
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +09001828 select GPIO_EXTRA_HEADER
Suneel Garapatiaddfabc2019-10-19 18:37:55 -07001829 select ARM64
1830 select OF_CONTROL
1831 select OF_LIVE
1832 select BOARD_LATE_INIT
1833 select SYS_CACHE_SHIFT_7
Suneel Garapatid9e72462019-10-19 18:47:37 -07001834
1835config ARCH_OCTEONTX2
1836 bool "Support OcteonTX2 SoCs"
Stefan Roesefbd18652020-09-23 11:01:30 +02001837 select CLK
Suneel Garapatid9e72462019-10-19 18:47:37 -07001838 select DM
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +09001839 select GPIO_EXTRA_HEADER
Suneel Garapatid9e72462019-10-19 18:47:37 -07001840 select ARM64
1841 select OF_CONTROL
1842 select OF_LIVE
1843 select BOARD_LATE_INIT
1844 select SYS_CACHE_SHIFT_7
1845
Sergey Temerkhanov69f7a032015-10-14 09:55:50 -07001846config TARGET_THUNDERX_88XX
1847 bool "Support ThunderX 88xx"
Marek Vasut09ab8ad2016-06-01 02:33:53 +02001848 select ARM64
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +09001849 select GPIO_EXTRA_HEADER
Sergey Temerkhanov69f7a032015-10-14 09:55:50 -07001850 select OF_CONTROL
Alexander Graf633ef892018-01-25 12:05:52 +01001851 select PL01X_SERIAL
Michal Simek84f3dec2018-07-23 15:55:13 +02001852 select SYS_CACHE_SHIFT_7
Sergey Temerkhanov69f7a032015-10-14 09:55:50 -07001853
maxims@google.comf57bd002017-01-18 13:44:55 -08001854config ARCH_ASPEED
1855 bool "Support Aspeed SoCs"
maxims@google.comf57bd002017-01-18 13:44:55 -08001856 select DM
Michal Simek84f3dec2018-07-23 15:55:13 +02001857 select OF_CONTROL
Michal Simek2e7c8192018-07-23 15:55:14 +02001858 imply CMD_DM
maxims@google.comf57bd002017-01-18 13:44:55 -08001859
liu hao1c4a2c42019-10-31 07:51:08 +00001860config TARGET_DURIAN
1861 bool "Support Phytium Durian Platform"
1862 select ARM64
Masami Hiramatsucc32c0b2021-06-04 18:43:55 +09001863 select GPIO_EXTRA_HEADER
liu hao1c4a2c42019-10-31 07:51:08 +00001864 help
1865 Support for durian platform.
1866 It has 2GB Sdram, uart and pcie.
1867
Alex Nemirovsky1ecad072020-01-30 12:34:59 -08001868config TARGET_PRESIDIO_ASIC
1869 bool "Support Cortina Presidio ASIC Platform"
1870 select ARM64
1871
Andrii Anisov355d1e42020-08-06 12:42:47 +03001872config TARGET_XENGUEST_ARM64
1873 bool "Xen guest ARM64"
1874 select ARM64
1875 select XEN
1876 select OF_CONTROL
1877 select LINUX_KERNEL_IMAGE_HEADER
Peng Fan8162f8f2020-08-06 12:42:50 +03001878 select XEN_SERIAL
Oleksandr Andrushchenko4b728452020-08-06 12:42:53 +03001879 select SSCANF
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09001880endchoice
1881
AKASHI Takahirofb83f752019-07-03 10:44:39 +09001882config ARCH_SUPPORT_TFABOOT
1883 bool
1884
1885config TFABOOT
1886 bool "Support for booting from TF-A"
1887 depends on ARCH_SUPPORT_TFABOOT
1888 default n
1889 help
Andre Przywara41087af2020-09-30 15:45:07 +01001890 Some platforms support the setup of secure registers (for instance
1891 for CPU errata handling) or provide secure services like PSCI.
1892 Those services could also be provided by other firmware parts
1893 like TF-A (Trusted Firmware for Cortex-A), in which case U-Boot
1894 does not need to (and cannot) execute this code.
1895 Enabling this option will make a U-Boot binary that is relying
1896 on other firmware layers to provide secure functionality.
AKASHI Takahirofb83f752019-07-03 10:44:39 +09001897
Andrew F. Davisd3fe9172018-02-14 11:53:37 -06001898config TI_SECURE_DEVICE
1899 bool "HS Device Type Support"
Andrew F. Davis2ed41072019-04-12 12:54:45 -04001900 depends on ARCH_KEYSTONE || ARCH_OMAP2PLUS || ARCH_K3
Andrew F. Davisd3fe9172018-02-14 11:53:37 -06001901 help
1902 If a high secure (HS) device type is being used, this config
1903 must be set. This option impacts various aspects of the
1904 build system (to create signed boot images that can be
1905 authenticated) and the code. See the doc/README.ti-secure
1906 file for further details.
1907
Tom Rinib2f88a32019-03-19 07:14:37 -04001908if AM43XX || AM33XX || OMAP54XX || ARCH_KEYSTONE
1909config ISW_ENTRY_ADDR
1910 hex "Address in memory or XIP address of bootloader entry point"
1911 default 0x402F4000 if AM43XX
1912 default 0x402F0400 if AM33XX
1913 default 0x40301350 if OMAP54XX
1914 help
1915 After any reset, the boot ROM searches the boot media for a valid
1916 boot image. For non-XIP devices, the ROM then copies the image into
1917 internal memory. For all boot modes, after the ROM processes the
1918 boot image it eventually computes the entry point address depending
1919 on the device type (secure/non-secure), boot media (xip/non-xip) and
1920 image headers.
1921endif
1922
maxims@google.comf57bd002017-01-18 13:44:55 -08001923source "arch/arm/mach-aspeed/Kconfig"
1924
Masahiro Yamadaaf908ee2015-02-20 17:04:01 +09001925source "arch/arm/mach-at91/Kconfig"
1926
Masahiro Yamadaed22cc72015-03-19 19:42:56 +09001927source "arch/arm/mach-bcm283x/Kconfig"
Masahiro Yamadae604ef92014-08-31 07:11:01 +09001928
Thomas Fitzsimmons919646d2018-06-08 17:59:45 -04001929source "arch/arm/mach-bcmstb/Kconfig"
1930
Masahiro Yamadaed22cc72015-03-19 19:42:56 +09001931source "arch/arm/mach-davinci/Kconfig"
Simon Glass13fc6a22015-02-05 21:41:39 -07001932
Thomas Abraham74f84862015-08-03 17:58:00 +05301933source "arch/arm/mach-exynos/Kconfig"
Masahiro Yamadac54550b2014-08-31 07:11:00 +09001934
Masahiro Yamada95ec48b2015-02-20 17:04:08 +09001935source "arch/arm/mach-highbank/Kconfig"
Masahiro Yamada52ece9c2014-08-31 07:11:07 +09001936
Masahiro Yamadacad44162015-04-21 21:59:36 +09001937source "arch/arm/mach-integrator/Kconfig"
1938
Robert Markoe7a34f12020-07-06 10:37:54 +02001939source "arch/arm/mach-ipq40xx/Kconfig"
1940
Lokesh Vutla9bdec002018-08-27 15:57:08 +05301941source "arch/arm/mach-k3/Kconfig"
1942
Masahiro Yamadaf058b792015-02-20 17:04:11 +09001943source "arch/arm/mach-keystone/Kconfig"
Masahiro Yamada32013fb2014-08-31 07:11:05 +09001944
Masahiro Yamada5e5e23a2015-02-20 17:04:06 +09001945source "arch/arm/mach-kirkwood/Kconfig"
Masahiro Yamadad7570852014-08-31 07:10:59 +09001946
Trevor Woerner28d261f2020-05-06 08:02:36 -04001947source "arch/arm/mach-lpc32xx/Kconfig"
Vladimir Zapolskiy31d0e962018-09-17 21:43:03 +03001948
Stefan Roese383e0c12015-08-25 13:18:38 +02001949source "arch/arm/mach-mvebu/Kconfig"
1950
Suneel Garapatiaddfabc2019-10-19 18:37:55 -07001951source "arch/arm/mach-octeontx/Kconfig"
Suneel Garapatid9e72462019-10-19 18:47:37 -07001952
1953source "arch/arm/mach-octeontx2/Kconfig"
1954
York Sun149eb332016-09-26 08:09:27 -07001955source "arch/arm/cpu/armv7/ls102xa/Kconfig"
1956
Fabio Estevam52b2f452017-11-03 13:40:08 -02001957source "arch/arm/mach-imx/mx2/Kconfig"
1958
Magnus Liljac74f70f2018-05-11 14:06:54 +02001959source "arch/arm/mach-imx/mx3/Kconfig"
1960
Peng Fan66294882018-01-10 13:20:19 +08001961source "arch/arm/mach-imx/mx5/Kconfig"
1962
1963source "arch/arm/mach-imx/mx6/Kconfig"
Peng Fan2c7b1702017-02-22 16:21:39 +08001964
Stefano Babic33731bc2017-06-29 10:16:06 +02001965source "arch/arm/mach-imx/mx7/Kconfig"
Adrian Alonso98810772015-09-03 11:49:28 -05001966
Peng Fan66294882018-01-10 13:20:19 +08001967source "arch/arm/mach-imx/mx7ulp/Kconfig"
Boris BREZILLON51e82662015-03-04 13:13:03 +01001968
Peng Fan6bae1c72018-10-18 14:28:08 +02001969source "arch/arm/mach-imx/imx8/Kconfig"
1970
Peng Fan39945c12018-11-20 10:19:25 +00001971source "arch/arm/mach-imx/imx8m/Kconfig"
Andrej Rosano1ac4bca2015-04-08 18:56:29 +02001972
Giulio Benetti9dba2622020-01-10 15:51:47 +01001973source "arch/arm/mach-imx/imxrt/Kconfig"
1974
Stefan Agner081ea1f2018-02-06 09:44:34 +01001975source "arch/arm/mach-imx/mxs/Kconfig"
1976
Tom Rini28eec372016-11-07 21:34:54 -05001977source "arch/arm/mach-omap2/Kconfig"
Madan Srinivaseba13cd2016-05-19 19:10:43 -05001978
York Sunbad49842016-09-26 08:09:24 -07001979source "arch/arm/cpu/armv8/fsl-layerscape/Kconfig"
1980
Masahiro Yamada22537642015-02-20 17:04:09 +09001981source "arch/arm/mach-orion5x/Kconfig"
Masahiro Yamada04ffbc12014-08-31 07:11:06 +09001982
Manivannan Sadhasivam474a5df2018-06-14 23:38:31 +05301983source "arch/arm/mach-owl/Kconfig"
1984
Nobuhiro Iwamatsuc91ef682015-10-09 16:40:09 +09001985source "arch/arm/mach-rmobile/Kconfig"
Masahiro Yamadac9c54e22014-08-31 07:10:57 +09001986
Beniamino Galvanid1037e42016-05-08 08:30:16 +02001987source "arch/arm/mach-meson/Kconfig"
1988
developerf4a079c2018-11-15 10:07:52 +08001989source "arch/arm/mach-mediatek/Kconfig"
1990
Tuomas Tynkkynen28cac522017-09-19 23:18:07 +03001991source "arch/arm/mach-qemu/Kconfig"
1992
Simon Glass2cffe662015-08-30 16:55:38 -06001993source "arch/arm/mach-rockchip/Kconfig"
1994
Minkyu Kang56b820a2015-11-20 15:24:57 +09001995source "arch/arm/mach-s5pc1xx/Kconfig"
Simon Glass96aa0722014-10-07 22:01:50 -06001996
Mateusz Kulikowski2507d822016-03-31 23:12:32 +02001997source "arch/arm/mach-snapdragon/Kconfig"
1998
Masahiro Yamada144a3e02015-04-21 20:38:20 +09001999source "arch/arm/mach-socfpga/Kconfig"
2000
Patrice Chotard5b428242017-02-21 13:37:04 +01002001source "arch/arm/mach-sti/Kconfig"
2002
Vikas Manocha95c89192016-01-15 17:49:06 -08002003source "arch/arm/mach-stm32/Kconfig"
2004
Patrick Delaunay85b53972018-03-12 10:46:10 +01002005source "arch/arm/mach-stm32mp/Kconfig"
2006
Masahiro Yamada4976a222017-04-28 19:42:18 +09002007source "arch/arm/mach-sunxi/Kconfig"
2008
Masahiro Yamadaed1632a2015-02-20 17:04:04 +09002009source "arch/arm/mach-tegra/Kconfig"
Masahiro Yamada73a5b1a2014-08-31 07:10:56 +09002010
Stephan Gerhold4f1170f2020-01-04 18:45:17 +01002011source "arch/arm/mach-u8500/Kconfig"
2012
Masahiro Yamadaf8563982015-02-27 02:26:42 +09002013source "arch/arm/mach-uniphier/Kconfig"
Masahiro Yamada82069432014-10-03 19:21:07 +09002014
Stefan Agnerd53c0a42017-03-13 18:41:36 -07002015source "arch/arm/cpu/armv7/vf610/Kconfig"
2016
Masahiro Yamada43246cc2015-03-16 16:43:22 +09002017source "arch/arm/mach-zynq/Kconfig"
Masahiro Yamada73a5b1a2014-08-31 07:10:56 +09002018
Michal Simek7f60b232019-01-17 08:22:43 +01002019source "arch/arm/mach-zynqmp/Kconfig"
2020
Michal Simek4b066a12018-08-22 14:55:27 +02002021source "arch/arm/mach-versal/Kconfig"
2022
Michal Simekb513bcd2018-04-12 17:39:46 +02002023source "arch/arm/mach-zynqmp-r5/Kconfig"
2024
Hans de Goede85437352014-11-14 09:34:30 +01002025source "arch/arm/cpu/armv7/Kconfig"
2026
Linus Walleij74771392015-03-09 10:53:21 +01002027source "arch/arm/cpu/armv8/Kconfig"
2028
Stefano Babic33731bc2017-06-29 10:16:06 +02002029source "arch/arm/mach-imx/Kconfig"
Boris BREZILLON6b9b9a02015-03-04 13:13:04 +01002030
Stefan Bosch6563ea22020-07-10 19:07:26 +02002031source "arch/arm/mach-nexell/Kconfig"
2032
Usama Arif9218a112020-08-12 16:12:53 +01002033source "board/armltd/total_compute/Kconfig"
2034
Heiko Schocherf1163962016-06-07 08:31:25 +02002035source "board/bosch/shc/Kconfig"
Sjoerd Simonsf93564c2019-02-25 15:33:00 +00002036source "board/bosch/guardian/Kconfig"
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09002037source "board/CarMediaLab/flea3/Kconfig"
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09002038source "board/Marvell/aspenite/Kconfig"
Suneel Garapatiaddfabc2019-10-19 18:37:55 -07002039source "board/Marvell/octeontx/Kconfig"
Suneel Garapatid9e72462019-10-19 18:47:37 -07002040source "board/Marvell/octeontx2/Kconfig"
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09002041source "board/armltd/vexpress64/Kconfig"
Alex Nemirovsky1ecad072020-01-30 12:34:59 -08002042source "board/cortina/presidio-asic/Kconfig"
Philippe Reynes2d299182019-01-31 18:57:36 +01002043source "board/broadcom/bcm963158/Kconfig"
Philippe Reynes0d87fc42020-01-07 20:14:17 +01002044source "board/broadcom/bcm968360bg/Kconfig"
Philippe Reynes697f15e2018-10-11 18:31:58 +02002045source "board/broadcom/bcm968580xref/Kconfig"
Rayagonda Kokatanur1d8fa362020-07-15 22:48:55 +05302046source "board/broadcom/bcmns3/Kconfig"
Sergey Temerkhanov69f7a032015-10-14 09:55:50 -07002047source "board/cavium/thunderx/Kconfig"
Felix Brack1ba8c9e2018-01-23 18:27:22 +01002048source "board/eets/pdu001/Kconfig"
Bin Meng53290422018-10-15 02:21:18 -07002049source "board/emulation/qemu-arm/Kconfig"
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +05302050source "board/freescale/ls2080aqds/Kconfig"
2051source "board/freescale/ls2080ardb/Kconfig"
Ashish Kumar227b4bc2017-08-31 16:12:54 +05302052source "board/freescale/ls1088a/Kconfig"
Yuantian Tang92f18ff2019-04-10 16:43:34 +08002053source "board/freescale/ls1028a/Kconfig"
Wang Huanf0ce7d62014-09-05 13:52:44 +08002054source "board/freescale/ls1021aqds/Kconfig"
Shaohui Xiedd335672015-11-11 17:58:37 +08002055source "board/freescale/ls1043aqds/Kconfig"
Wang Huanddf89f92014-09-05 13:52:45 +08002056source "board/freescale/ls1021atwr/Kconfig"
Jianchao Wange5332ba2019-07-19 00:30:01 +03002057source "board/freescale/ls1021atsn/Kconfig"
Feng Li39e112d2016-11-03 14:15:17 +08002058source "board/freescale/ls1021aiot/Kconfig"
Shaohui Xie085ac1c2016-09-07 17:56:14 +08002059source "board/freescale/ls1046aqds/Kconfig"
Mingkai Hueee86ff2015-10-26 19:47:52 +08002060source "board/freescale/ls1043ardb/Kconfig"
Mingkai Hud2396512016-09-07 18:47:28 +08002061source "board/freescale/ls1046ardb/Kconfig"
Vabhav Sharma51641912019-06-06 12:35:28 +00002062source "board/freescale/ls1046afrwy/Kconfig"
Prabhakar Kushwaha55432502016-06-03 18:41:34 +05302063source "board/freescale/ls1012aqds/Kconfig"
Prabhakar Kushwahaa315c662016-06-03 18:41:35 +05302064source "board/freescale/ls1012ardb/Kconfig"
Prabhakar Kushwaha9e7ee7b2016-06-03 18:41:36 +05302065source "board/freescale/ls1012afrdm/Kconfig"
Priyanka Jainfd45ca02018-11-28 13:04:27 +00002066source "board/freescale/lx2160a/Kconfig"
Marcin Niestroj20315d22017-01-25 09:53:08 +01002067source "board/grinn/chiliboard/Kconfig"
Tom Rinibdf4f182015-09-02 15:32:20 -04002068source "board/hisilicon/hikey/Kconfig"
Manivannan Sadhasivamcf33f922019-08-02 20:40:09 +05302069source "board/hisilicon/hikey960/Kconfig"
Jorge Ramirez-Ortizf5b38422017-06-26 15:52:49 +02002070source "board/hisilicon/poplar/Kconfig"
Ladislav Michl10bdc712017-04-01 17:17:16 +02002071source "board/isee/igep003x/Kconfig"
Michael Walle36ba7642020-10-15 23:08:57 +02002072source "board/kontron/sl28/Kconfig"
Parthiban Nallathambi8214fd92020-07-27 16:48:41 +02002073source "board/myir/mys_6ulx/Kconfig"
Navin Sankar Velliangiri3b2cc732021-05-18 09:03:20 +05302074source "board/seeed/npi_imx6ull/Kconfig"
Masami Hiramatsu7c741272021-06-04 18:45:10 +09002075source "board/socionext/developerbox/Kconfig"
Vikas Manocha33913c52014-11-18 10:42:22 -08002076source "board/st/stv0991/Kconfig"
Enric Balletbò i Serra9d89b082015-09-07 07:43:20 +02002077source "board/tcl/sl50/Kconfig"
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09002078source "board/toradex/colibri_pxa270/Kconfig"
Parthiban Nallathambi5e9147d2019-04-18 00:04:09 +02002079source "board/variscite/dart_6ul/Kconfig"
Yegor Yefremovfa8b71b2015-05-29 19:27:29 +02002080source "board/vscom/baltos/Kconfig"
liu hao1c4a2c42019-10-31 07:51:08 +00002081source "board/phytium/durian/Kconfig"
Andrii Anisov355d1e42020-08-06 12:42:47 +03002082source "board/xen/xenguest_arm64/Kconfig"
Aleksandar Gerasimovski032bdbc2021-02-22 18:18:11 +00002083source "board/keymile/Kconfig"
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09002084
Masahiro Yamadadf00e522014-09-01 11:06:34 +09002085source "arch/arm/Kconfig.debug"
2086
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09002087endmenu
Philipp Tomsich2d6a0cc2017-08-03 23:23:55 +02002088
2089config SPL_LDSCRIPT
Michal Simekf751ff52018-07-23 15:55:12 +02002090 default "arch/arm/cpu/arm926ejs/mxs/u-boot-spl.lds" if (ARCH_MX23 || ARCH_MX28) && !SPL_FRAMEWORK
2091 default "arch/arm/cpu/arm1136/u-boot-spl.lds" if CPU_ARM1136
Philipp Tomsich2d6a0cc2017-08-03 23:23:55 +02002092 default "arch/arm/cpu/armv8/u-boot-spl.lds" if ARM64