blob: 94a6b523aab3630582575dddc7c9151a66a03e80 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Stefan Roese754a5e52008-02-19 16:21:49 +01002/*
Lukasz Majewski5d43d0f2018-11-22 14:54:34 +01003 * (C) Copyright 2018
4 * Lukasz Majewski, DENX Software Engineering, lukma@denx.de.
5 *
Stefan Roese754a5e52008-02-19 16:21:49 +01006 * (C) Copyright 2008
7 * Stefan Roese, DENX Software Engineering, sr@denx.de.
8 *
9 * based on a the Linux rtc-m41t80.c driver which is:
10 * Alexander Bigga <ab@mycable.de>, 2006 (c) mycable GmbH
Stefan Roese754a5e52008-02-19 16:21:49 +010011 */
12
13/*
14 * Date & Time support for STMicroelectronics M41T62
15 */
16
17/* #define DEBUG */
18
19#include <common.h>
20#include <command.h>
Lukasz Majewski5d43d0f2018-11-22 14:54:34 +010021#include <dm.h>
Simon Glass0f2af882020-05-10 11:40:05 -060022#include <log.h>
Stefan Roese754a5e52008-02-19 16:21:49 +010023#include <rtc.h>
24#include <i2c.h>
Stefan Roese754a5e52008-02-19 16:21:49 +010025
Stefan Roese754a5e52008-02-19 16:21:49 +010026#define M41T62_REG_SSEC 0
27#define M41T62_REG_SEC 1
28#define M41T62_REG_MIN 2
29#define M41T62_REG_HOUR 3
30#define M41T62_REG_WDAY 4
31#define M41T62_REG_DAY 5
32#define M41T62_REG_MON 6
33#define M41T62_REG_YEAR 7
34#define M41T62_REG_ALARM_MON 0xa
35#define M41T62_REG_ALARM_DAY 0xb
36#define M41T62_REG_ALARM_HOUR 0xc
37#define M41T62_REG_ALARM_MIN 0xd
38#define M41T62_REG_ALARM_SEC 0xe
39#define M41T62_REG_FLAGS 0xf
40
41#define M41T62_DATETIME_REG_SIZE (M41T62_REG_YEAR + 1)
42#define M41T62_ALARM_REG_SIZE \
43 (M41T62_REG_ALARM_SEC + 1 - M41T62_REG_ALARM_MON)
44
45#define M41T62_SEC_ST (1 << 7) /* ST: Stop Bit */
46#define M41T62_ALMON_AFE (1 << 7) /* AFE: AF Enable Bit */
47#define M41T62_ALMON_SQWE (1 << 6) /* SQWE: SQW Enable Bit */
48#define M41T62_ALHOUR_HT (1 << 6) /* HT: Halt Update Bit */
49#define M41T62_FLAGS_AF (1 << 6) /* AF: Alarm Flag Bit */
50#define M41T62_FLAGS_BATT_LOW (1 << 4) /* BL: Battery Low Bit */
51
52#define M41T62_FEATURE_HT (1 << 0)
53#define M41T62_FEATURE_BL (1 << 1)
54
Stefan Roesed670fc52012-01-20 11:47:47 +010055#define M41T80_ALHOUR_HT (1 << 6) /* HT: Halt Update Bit */
56
Lukasz Majewski7f633d02018-11-22 14:54:33 +010057static void m41t62_update_rtc_time(struct rtc_time *tm, u8 *buf)
Stefan Roese754a5e52008-02-19 16:21:49 +010058{
Stefan Roese754a5e52008-02-19 16:21:49 +010059 debug("%s: raw read data - sec=%02x, min=%02x, hr=%02x, "
60 "mday=%02x, mon=%02x, year=%02x, wday=%02x, y2k=%02x\n",
61 __FUNCTION__,
62 buf[0], buf[1], buf[2], buf[3],
63 buf[4], buf[5], buf[6], buf[7]);
64
Albin Tonnerre8aca7202009-08-13 15:31:11 +020065 tm->tm_sec = bcd2bin(buf[M41T62_REG_SEC] & 0x7f);
66 tm->tm_min = bcd2bin(buf[M41T62_REG_MIN] & 0x7f);
67 tm->tm_hour = bcd2bin(buf[M41T62_REG_HOUR] & 0x3f);
68 tm->tm_mday = bcd2bin(buf[M41T62_REG_DAY] & 0x3f);
Stefan Roese754a5e52008-02-19 16:21:49 +010069 tm->tm_wday = buf[M41T62_REG_WDAY] & 0x07;
Albin Tonnerre8aca7202009-08-13 15:31:11 +020070 tm->tm_mon = bcd2bin(buf[M41T62_REG_MON] & 0x1f);
Stefan Roese754a5e52008-02-19 16:21:49 +010071
72 /* assume 20YY not 19YY, and ignore the Century Bit */
73 /* U-Boot needs to add 1900 here */
Albin Tonnerre8aca7202009-08-13 15:31:11 +020074 tm->tm_year = bcd2bin(buf[M41T62_REG_YEAR]) + 100 + 1900;
Stefan Roese754a5e52008-02-19 16:21:49 +010075
76 debug("%s: tm is secs=%d, mins=%d, hours=%d, "
77 "mday=%d, mon=%d, year=%d, wday=%d\n",
78 __FUNCTION__,
79 tm->tm_sec, tm->tm_min, tm->tm_hour,
80 tm->tm_mday, tm->tm_mon, tm->tm_year, tm->tm_wday);
Stefan Roese754a5e52008-02-19 16:21:49 +010081}
82
Lukasz Majewski7f633d02018-11-22 14:54:33 +010083static void m41t62_set_rtc_buf(const struct rtc_time *tm, u8 *buf)
Stefan Roese754a5e52008-02-19 16:21:49 +010084{
Stefan Roese754a5e52008-02-19 16:21:49 +010085 debug("Set DATE: %4d-%02d-%02d (wday=%d) TIME: %2d:%02d:%02d\n",
86 tm->tm_year, tm->tm_mon, tm->tm_mday, tm->tm_wday,
87 tm->tm_hour, tm->tm_min, tm->tm_sec);
88
Stefan Roese754a5e52008-02-19 16:21:49 +010089 /* Merge time-data and register flags into buf[0..7] */
90 buf[M41T62_REG_SSEC] = 0;
91 buf[M41T62_REG_SEC] =
Albin Tonnerre8aca7202009-08-13 15:31:11 +020092 bin2bcd(tm->tm_sec) | (buf[M41T62_REG_SEC] & ~0x7f);
Stefan Roese754a5e52008-02-19 16:21:49 +010093 buf[M41T62_REG_MIN] =
Albin Tonnerre8aca7202009-08-13 15:31:11 +020094 bin2bcd(tm->tm_min) | (buf[M41T62_REG_MIN] & ~0x7f);
Stefan Roese754a5e52008-02-19 16:21:49 +010095 buf[M41T62_REG_HOUR] =
Albin Tonnerre8aca7202009-08-13 15:31:11 +020096 bin2bcd(tm->tm_hour) | (buf[M41T62_REG_HOUR] & ~0x3f) ;
Stefan Roese754a5e52008-02-19 16:21:49 +010097 buf[M41T62_REG_WDAY] =
98 (tm->tm_wday & 0x07) | (buf[M41T62_REG_WDAY] & ~0x07);
99 buf[M41T62_REG_DAY] =
Albin Tonnerre8aca7202009-08-13 15:31:11 +0200100 bin2bcd(tm->tm_mday) | (buf[M41T62_REG_DAY] & ~0x3f);
Stefan Roese754a5e52008-02-19 16:21:49 +0100101 buf[M41T62_REG_MON] =
Albin Tonnerre8aca7202009-08-13 15:31:11 +0200102 bin2bcd(tm->tm_mon) | (buf[M41T62_REG_MON] & ~0x1f);
Stefan Roese754a5e52008-02-19 16:21:49 +0100103 /* assume 20YY not 19YY */
Albin Tonnerre8aca7202009-08-13 15:31:11 +0200104 buf[M41T62_REG_YEAR] = bin2bcd(tm->tm_year % 100);
Lukasz Majewski7f633d02018-11-22 14:54:33 +0100105}
106
Lukasz Majewski5d43d0f2018-11-22 14:54:34 +0100107#ifdef CONFIG_DM_RTC
108static int m41t62_rtc_get(struct udevice *dev, struct rtc_time *tm)
109{
110 u8 buf[M41T62_DATETIME_REG_SIZE];
111 int ret;
112
113 ret = dm_i2c_read(dev, 0, buf, sizeof(buf));
114 if (ret)
115 return ret;
116
117 m41t62_update_rtc_time(tm, buf);
118
119 return 0;
120}
121
122static int m41t62_rtc_set(struct udevice *dev, const struct rtc_time *tm)
123{
124 u8 buf[M41T62_DATETIME_REG_SIZE];
125 int ret;
126
127 ret = dm_i2c_read(dev, 0, buf, sizeof(buf));
128 if (ret)
129 return ret;
130
131 m41t62_set_rtc_buf(tm, buf);
132
133 ret = dm_i2c_write(dev, 0, buf, sizeof(buf));
134 if (ret) {
135 printf("I2C write failed in %s()\n", __func__);
136 return ret;
137 }
138
139 return 0;
140}
141
142static int m41t62_rtc_reset(struct udevice *dev)
143{
144 u8 val;
145
146 /*
147 * M41T82: Make sure HT (Halt Update) bit is cleared.
148 * This bit is 0 in M41T62 so its save to clear it always.
149 */
150
151 int ret = dm_i2c_read(dev, M41T62_REG_ALARM_HOUR, &val, sizeof(val));
152
153 val &= ~M41T80_ALHOUR_HT;
154 ret |= dm_i2c_write(dev, M41T62_REG_ALARM_HOUR, &val, sizeof(val));
155
156 return ret;
157}
158
Simon Goldschmidt4d930c62019-03-28 21:11:49 +0100159/*
160 * Make sure HT bit is cleared. This bit is set on entering battery backup
161 * mode, so do this before the first read access.
162 */
163static int m41t62_rtc_probe(struct udevice *dev)
164{
165 return m41t62_rtc_reset(dev);
166}
167
Lukasz Majewski5d43d0f2018-11-22 14:54:34 +0100168static const struct rtc_ops m41t62_rtc_ops = {
169 .get = m41t62_rtc_get,
170 .set = m41t62_rtc_set,
171 .reset = m41t62_rtc_reset,
172};
173
174static const struct udevice_id m41t62_rtc_ids[] = {
175 { .compatible = "st,m41t62" },
Simon Goldschmidt4d930c62019-03-28 21:11:49 +0100176 { .compatible = "st,m41t82" },
Marek Vasut9aeb4612020-02-15 14:46:10 +0100177 { .compatible = "st,m41st87" },
Lukasz Majewski5d43d0f2018-11-22 14:54:34 +0100178 { .compatible = "microcrystal,rv4162" },
179 { }
180};
181
182U_BOOT_DRIVER(rtc_m41t62) = {
183 .name = "rtc-m41t62",
184 .id = UCLASS_RTC,
185 .of_match = m41t62_rtc_ids,
186 .ops = &m41t62_rtc_ops,
Simon Goldschmidt4d930c62019-03-28 21:11:49 +0100187 .probe = &m41t62_rtc_probe,
Lukasz Majewski5d43d0f2018-11-22 14:54:34 +0100188};
189
190#else /* NON DM RTC code - will be removed */
Lukasz Majewski7f633d02018-11-22 14:54:33 +0100191int rtc_get(struct rtc_time *tm)
192{
193 u8 buf[M41T62_DATETIME_REG_SIZE];
194
195 i2c_read(CONFIG_SYS_I2C_RTC_ADDR, 0, 1, buf, M41T62_DATETIME_REG_SIZE);
196 m41t62_update_rtc_time(tm, buf);
197
198 return 0;
199}
200
201int rtc_set(struct rtc_time *tm)
202{
203 u8 buf[M41T62_DATETIME_REG_SIZE];
204
205 i2c_read(CONFIG_SYS_I2C_RTC_ADDR, 0, 1, buf, M41T62_DATETIME_REG_SIZE);
206 m41t62_set_rtc_buf(tm, buf);
Stefan Roese754a5e52008-02-19 16:21:49 +0100207
Lukasz Majewski1715e8a2018-11-22 14:54:32 +0100208 if (i2c_write(CONFIG_SYS_I2C_RTC_ADDR, 0, 1, buf,
209 M41T62_DATETIME_REG_SIZE)) {
Stefan Roese754a5e52008-02-19 16:21:49 +0100210 printf("I2C write failed in %s()\n", __func__);
Jean-Christophe PLAGNIOL-VILLARD97a2e102008-09-01 23:06:23 +0200211 return -1;
212 }
213
214 return 0;
Stefan Roese754a5e52008-02-19 16:21:49 +0100215}
216
217void rtc_reset(void)
218{
Stefan Roesed670fc52012-01-20 11:47:47 +0100219 u8 val;
220
Stefan Roese754a5e52008-02-19 16:21:49 +0100221 /*
Stefan Roesed670fc52012-01-20 11:47:47 +0100222 * M41T82: Make sure HT (Halt Update) bit is cleared.
223 * This bit is 0 in M41T62 so its save to clear it always.
Stefan Roese754a5e52008-02-19 16:21:49 +0100224 */
Stefan Roesed670fc52012-01-20 11:47:47 +0100225 i2c_read(CONFIG_SYS_I2C_RTC_ADDR, M41T62_REG_ALARM_HOUR, 1, &val, 1);
226 val &= ~M41T80_ALHOUR_HT;
227 i2c_write(CONFIG_SYS_I2C_RTC_ADDR, M41T62_REG_ALARM_HOUR, 1, &val, 1);
Stefan Roese754a5e52008-02-19 16:21:49 +0100228}
Lukasz Majewski5d43d0f2018-11-22 14:54:34 +0100229#endif /* CONFIG_DM_RTC */