blob: 1df4fc198624e41cbc128279019dfd231ebf1f2b [file] [log] [blame]
Albert Aribaudacc41ff2010-06-17 19:38:21 +05301/*
Albert ARIBAUD340983d2011-04-22 19:41:02 +02002 * Copyright (C) 2010 Albert ARIBAUD <albert.u.boot@aribaud.net>
Albert Aribaudacc41ff2010-06-17 19:38:21 +05303 *
4 * Based on original Kirkwood support which is
5 * (C) Copyright 2009
6 * Marvell Semiconductor <www.marvell.com>
7 * Written-by: Prafulla Wadaskar <prafulla@marvell.com>
8 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02009 * SPDX-License-Identifier: GPL-2.0+
Albert Aribaudacc41ff2010-06-17 19:38:21 +053010 */
11
12#ifndef _CONFIG_EDMINIV2_H
13#define _CONFIG_EDMINIV2_H
14
15/*
16 * Version number information
17 */
18
19#define CONFIG_IDENT_STRING " EDMiniV2"
20
21/*
22 * High Level Configuration Options (easy to change)
23 */
24
25#define CONFIG_MARVELL 1
26#define CONFIG_ARM926EJS 1 /* Basic Architecture */
27#define CONFIG_FEROCEON 1 /* CPU Core subversion */
Albert Aribaudacc41ff2010-06-17 19:38:21 +053028#define CONFIG_88F5182 1 /* SOC Name */
29#define CONFIG_MACH_EDMINIV2 1 /* Machine type */
30
Lei Wen749941a2011-10-24 16:27:32 +000031#include <asm/arch/orion5x.h>
Albert Aribaudacc41ff2010-06-17 19:38:21 +053032/*
33 * CLKs configurations
34 */
35
Albert Aribaudacc41ff2010-06-17 19:38:21 +053036/*
37 * Board-specific values for Orion5x MPP low level init:
38 * - MPPs 12 to 15 are SATA LEDs (mode 5)
39 * - Others are GPIO/unused (mode 3 for MPP0, mode 5 for
40 * MPP16 to MPP19, mode 0 for others
41 */
42
43#define ORION5X_MPP0_7 0x00000003
44#define ORION5X_MPP8_15 0x55550000
Albert Aribaud26137d02010-08-08 05:17:06 +053045#define ORION5X_MPP16_23 0x00005555
Albert Aribaudacc41ff2010-06-17 19:38:21 +053046
47/*
48 * Board-specific values for Orion5x GPIO low level init:
49 * - GPIO3 is input (RTC interrupt)
50 * - GPIO16 is Power LED control (0 = on, 1 = off)
51 * - GPIO17 is Power LED source select (0 = CPLD, 1 = GPIO16)
52 * - GPIO18 is Power Button status (0 = Released, 1 = Pressed)
Albert ARIBAUDdea1cfb2012-08-16 06:35:21 +000053 * - GPIO19 is SATA disk power toggle (toggles on 0-to-1)
54 * - GPIO22 is SATA disk power status ()
55 * - GPIO23 is supply status for SATA disk ()
56 * - GPIO24 is supply control for board (write 1 to power off)
57 * Last GPIO is 25, further bits are supposed to be 0.
Albert Aribaudacc41ff2010-06-17 19:38:21 +053058 * Enable mask has ones for INPUT, 0 for OUTPUT.
Albert ARIBAUDdea1cfb2012-08-16 06:35:21 +000059 * Default is LED ON, board ON :)
Albert Aribaudacc41ff2010-06-17 19:38:21 +053060 */
61
Albert ARIBAUDdea1cfb2012-08-16 06:35:21 +000062#define ORION5X_GPIO_OUT_ENABLE 0xfef4f0ca
63#define ORION5X_GPIO_OUT_VALUE 0x00000000
64#define ORION5X_GPIO_IN_POLARITY 0x000000d0
Albert Aribaudacc41ff2010-06-17 19:38:21 +053065
66/*
67 * NS16550 Configuration
68 */
69
70#define CONFIG_SYS_NS16550
71#define CONFIG_SYS_NS16550_SERIAL
72#define CONFIG_SYS_NS16550_REG_SIZE (-4)
73#define CONFIG_SYS_NS16550_CLK CONFIG_SYS_TCLK
74#define CONFIG_SYS_NS16550_COM1 ORION5X_UART0_BASE
75
76/*
77 * Serial Port configuration
78 * The following definitions let you select what serial you want to use
79 * for your console driver.
80 */
81
82#define CONFIG_CONS_INDEX 1 /*Console on UART0 */
83#define CONFIG_BAUDRATE 115200
84#define CONFIG_SYS_BAUDRATE_TABLE \
85 { 9600, 19200, 38400, 57600, 115200, 230400, 460800, 921600 }
86
87/*
88 * FLASH configuration
89 */
90
91#define CONFIG_SYS_FLASH_CFI
92#define CONFIG_FLASH_CFI_DRIVER
93#define CONFIG_FLASH_CFI_LEGACY
94#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks */
95#define CONFIG_SYS_MAX_FLASH_SECT 11 /* max num of sects on one chip */
96#define CONFIG_SYS_FLASH_BASE 0xfff80000
97#define CONFIG_SYS_FLASH_SECTSZ \
98 {16384, 8192, 8192, 32768, \
99 65536, 65536, 65536, 65536, 65536, 65536, 65536}
100
101/* auto boot */
102#define CONFIG_BOOTDELAY 3 /* default enable autoboot */
103
104/*
105 * For booting Linux, the board info and command line data
106 * have to be in the first 8 MB of memory, since this is
107 * the maximum mapped by the Linux kernel during initialization.
108 */
109#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
110#define CONFIG_INITRD_TAG 1 /* enable INITRD tag */
111#define CONFIG_SETUP_MEMORY_TAGS 1 /* enable memory tag */
112
113#define CONFIG_SYS_PROMPT "EDMiniV2> " /* Command Prompt */
114#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buff Size */
115#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE \
116 +sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buff */
117/*
118 * Commands configuration - using default command set for now
119 */
120#include <config_cmd_default.h>
Albert Aribaud26137d02010-08-08 05:17:06 +0530121#define CONFIG_CMD_IDE
Albert Aribaud81c99812010-08-27 18:26:06 +0200122#define CONFIG_CMD_I2C
Albert ARIBAUD90bdece2012-01-15 22:08:41 +0000123#define CONFIG_CMD_USB
Albert Aribaudc5b205b2010-07-12 22:24:30 +0200124
Albert Aribaudacc41ff2010-06-17 19:38:21 +0530125/*
Albert Aribaudc5b205b2010-07-12 22:24:30 +0200126 * Network
Albert Aribaudacc41ff2010-06-17 19:38:21 +0530127 */
Albert Aribaudc5b205b2010-07-12 22:24:30 +0200128
129#ifdef CONFIG_CMD_NET
130#define CONFIG_MVGBE /* Enable Marvell GbE Driver */
131#define CONFIG_MVGBE_PORTS {1} /* enable port 0 only */
132#define CONFIG_SKIP_LOCAL_MAC_RANDOMIZATION /* don't randomize MAC */
133#define CONFIG_PHY_BASE_ADR 0x8
134#define CONFIG_RESET_PHY_R /* use reset_phy() to init mv8831116 PHY */
135#define CONFIG_NETCONSOLE /* include NetConsole support */
Albert Aribaudc5b205b2010-07-12 22:24:30 +0200136#define CONFIG_MII /* expose smi ove miiphy interface */
137#define CONFIG_SYS_FAULT_ECHO_LINK_DOWN /* detect link using phy */
138#define CONFIG_ENV_OVERWRITE /* ethaddr can be reprogrammed */
139#endif
Albert Aribaudacc41ff2010-06-17 19:38:21 +0530140
141/*
Albert Aribaud26137d02010-08-08 05:17:06 +0530142 * IDE
143 */
144#ifdef CONFIG_CMD_IDE
145#define __io
146#define CONFIG_IDE_PREINIT
147#define CONFIG_DOS_PARTITION
148#define CONFIG_CMD_EXT2
149/* ED Mini V has an IDE-compatible SATA connector for port 1 */
150#define CONFIG_MVSATA_IDE
151#define CONFIG_MVSATA_IDE_USE_PORT1
152/* Needs byte-swapping for ATA data register */
153#define CONFIG_IDE_SWAP_IO
154/* Data, registers and alternate blocks are at the same offset */
155#define CONFIG_SYS_ATA_DATA_OFFSET (0x0100)
156#define CONFIG_SYS_ATA_REG_OFFSET (0x0100)
157#define CONFIG_SYS_ATA_ALT_OFFSET (0x0100)
158/* Each 8-bit ATA register is aligned to a 4-bytes address */
159#define CONFIG_SYS_ATA_STRIDE 4
160/* Controller supports 48-bits LBA addressing */
161#define CONFIG_LBA48
162/* A single bus, a single device */
163#define CONFIG_SYS_IDE_MAXBUS 1
164#define CONFIG_SYS_IDE_MAXDEVICE 1
165/* ATA registers base is at SATA controller base */
166#define CONFIG_SYS_ATA_BASE_ADDR ORION5X_SATA_BASE
167/* ATA bus 0 is orion5x port 1 on ED Mini V2 */
168#define CONFIG_SYS_ATA_IDE0_OFFSET ORION5X_SATA_PORT1_OFFSET
169/* end of IDE defines */
170#endif /* CMD_IDE */
171
172/*
Albert ARIBAUD90bdece2012-01-15 22:08:41 +0000173 * Common USB/EHCI configuration
174 */
175#ifdef CONFIG_CMD_USB
176#define CONFIG_USB_EHCI /* Enable EHCI USB support */
177#define CONFIG_USB_EHCI_MARVELL
178#define ORION5X_USB20_HOST_PORT_BASE ORION5X_USB20_PORT0_BASE
179#define CONFIG_USB_STORAGE
180#define CONFIG_DOS_PARTITION
181#define CONFIG_ISO_PARTITION
182#define CONFIG_SUPPORT_VFAT
183#endif /* CONFIG_CMD_USB */
184
185/*
Albert Aribaud81c99812010-08-27 18:26:06 +0200186 * I2C related stuff
187 */
188#ifdef CONFIG_CMD_I2C
Hans de Goede9830f1c2014-06-13 22:55:48 +0200189#define CONFIG_SYS_I2C
190#define CONFIG_SYS_I2C_MVTWSI
Albert Aribaud81c99812010-08-27 18:26:06 +0200191#define CONFIG_I2C_MVTWSI_BASE ORION5X_TWSI_BASE
192#define CONFIG_SYS_I2C_SLAVE 0x0
193#define CONFIG_SYS_I2C_SPEED 100000
194#endif
195
196/*
Albert Aribaudacc41ff2010-06-17 19:38:21 +0530197 * Environment variables configurations
198 */
199#define CONFIG_ENV_IS_IN_FLASH 1
200#define CONFIG_ENV_SECT_SIZE 0x2000 /* 16K */
201#define CONFIG_ENV_SIZE 0x2000
202#define CONFIG_ENV_OFFSET 0x4000 /* env starts here */
203
204/*
205 * Size of malloc() pool
206 */
Albert ARIBAUDa1ec6102012-09-21 14:57:12 +0000207#define CONFIG_SYS_MALLOC_LEN (1024 * 256) /* 256kB for malloc() */
Albert Aribaudacc41ff2010-06-17 19:38:21 +0530208
209/*
210 * Other required minimal configurations
211 */
212#define CONFIG_CONSOLE_INFO_QUIET /* some code reduction */
213#define CONFIG_ARCH_CPU_INIT /* call arch_cpu_init() */
214#define CONFIG_ARCH_MISC_INIT /* call arch_misc_init() */
215#define CONFIG_DISPLAY_CPUINFO /* Display cpu info */
216#define CONFIG_NR_DRAM_BANKS 1
217
Albert Aribaudacc41ff2010-06-17 19:38:21 +0530218#define CONFIG_SYS_LOAD_ADDR 0x00800000
219#define CONFIG_SYS_MEMTEST_START 0x00400000
220#define CONFIG_SYS_MEMTEST_END 0x007fffff
221#define CONFIG_SYS_RESET_ADDRESS 0xffff0000
222#define CONFIG_SYS_MAXARGS 16
223
Albert ARIBAUDc4d48a62012-02-06 20:32:19 +0530224/* Use the HUSH parser */
225#define CONFIG_SYS_HUSH_PARSER
Albert ARIBAUDc4d48a62012-02-06 20:32:19 +0530226
227/* Enable command line editing */
228#define CONFIG_CMDLINE_EDITING
229
230/* provide extensive help */
231#define CONFIG_SYS_LONGHELP
232
Albert Aribauda2ddee42010-10-11 13:13:29 +0200233/* additions for new relocation code, must be added to all boards */
234#define CONFIG_SYS_SDRAM_BASE 0
235#define CONFIG_SYS_INIT_SP_ADDR \
Wolfgang Denk0191e472010-10-26 14:34:52 +0200236 (CONFIG_SYS_SDRAM_BASE + 0x1000 - GENERATED_GBL_DATA_SIZE)
Albert Aribauda2ddee42010-10-11 13:13:29 +0200237
Albert Aribaudacc41ff2010-06-17 19:38:21 +0530238#endif /* _CONFIG_EDMINIV2_H */