blob: 97b81274b0520acded483cfcf8a2cb299f338a76 [file] [log] [blame]
Wang Huanf0ce7d62014-09-05 13:52:44 +08001/*
2 * Copyright 2014 Freescale Semiconductor, Inc.
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef __CONFIG_H
8#define __CONFIG_H
9
Wang Huanf0ce7d62014-09-05 13:52:44 +080010#define CONFIG_LS102XA
11
Hongbo Zhang4f6e6102016-07-21 18:09:38 +080012#define CONFIG_ARMV7_PSCI_1_0
Wang Dongsheng13d2bb72015-06-04 12:01:09 +080013
Hongbo Zhang912b3812016-07-21 18:09:39 +080014#define CONFIG_ARMV7_SECURE_BASE OCRAM_BASE_S_ADDR
15
Gong Qianyu52de2e52015-10-26 19:47:42 +080016#define CONFIG_SYS_FSL_CLK
Wang Huanf0ce7d62014-09-05 13:52:44 +080017
Wang Huanf0ce7d62014-09-05 13:52:44 +080018#define CONFIG_SKIP_LOWLEVEL_INIT
Wang Huanf0ce7d62014-09-05 13:52:44 +080019
tang yuantian57296e72014-12-17 12:58:05 +080020#define CONFIG_DEEP_SLEEP
tang yuantian57296e72014-12-17 12:58:05 +080021
Wang Huanf0ce7d62014-09-05 13:52:44 +080022/*
23 * Size of malloc() pool
24 */
25#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 16 * 1024 * 1024)
26
27#define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR
28#define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE
29
Wang Huanf0ce7d62014-09-05 13:52:44 +080030#ifndef __ASSEMBLY__
31unsigned long get_board_sys_clk(void);
32unsigned long get_board_ddr_clk(void);
33#endif
34
Alison Wang34de5e42016-02-02 15:16:23 +080035#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Alison Wang2145a372014-12-09 17:38:02 +080036#define CONFIG_SYS_CLK_FREQ 100000000
37#define CONFIG_DDR_CLK_FREQ 100000000
38#define CONFIG_QIXIS_I2C_ACCESS
39#else
Wang Huanf0ce7d62014-09-05 13:52:44 +080040#define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
41#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
Alison Wang2145a372014-12-09 17:38:02 +080042#endif
Wang Huanf0ce7d62014-09-05 13:52:44 +080043
Alison Wang9da51782014-12-03 15:00:47 +080044#ifdef CONFIG_RAMBOOT_PBL
45#define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1021aqds/ls102xa_pbi.cfg
46#endif
47
48#ifdef CONFIG_SD_BOOT
Alison Wang34de5e42016-02-02 15:16:23 +080049#ifdef CONFIG_SD_BOOT_QSPI
50#define CONFIG_SYS_FSL_PBL_RCW \
51 board/freescale/ls1021aqds/ls102xa_rcw_sd_qspi.cfg
52#else
53#define CONFIG_SYS_FSL_PBL_RCW \
54 board/freescale/ls1021aqds/ls102xa_rcw_sd_ifc.cfg
55#endif
Alison Wang9da51782014-12-03 15:00:47 +080056#define CONFIG_SPL_FRAMEWORK
57#define CONFIG_SPL_LDSCRIPT "arch/$(ARCH)/cpu/u-boot-spl.lds"
Alison Wang9da51782014-12-03 15:00:47 +080058
59#define CONFIG_SPL_TEXT_BASE 0x10000000
60#define CONFIG_SPL_MAX_SIZE 0x1a000
61#define CONFIG_SPL_STACK 0x1001d000
62#define CONFIG_SPL_PAD_TO 0x1c000
63#define CONFIG_SYS_TEXT_BASE 0x82000000
64
tang yuantian57296e72014-12-17 12:58:05 +080065#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \
66 CONFIG_SYS_MONITOR_LEN)
Alison Wang9da51782014-12-03 15:00:47 +080067#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
68#define CONFIG_SPL_BSS_START_ADDR 0x80100000
69#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
Alison Wang8af4c5a2015-10-30 22:45:38 +080070#define CONFIG_SYS_MONITOR_LEN 0xc0000
Alison Wang9da51782014-12-03 15:00:47 +080071#endif
72
Alison Wang2145a372014-12-09 17:38:02 +080073#ifdef CONFIG_QSPI_BOOT
74#define CONFIG_SYS_TEXT_BASE 0x40010000
Alison Wang34de5e42016-02-02 15:16:23 +080075#endif
76
Alison Wangab98bb52014-12-09 17:38:14 +080077#ifdef CONFIG_NAND_BOOT
78#define CONFIG_SYS_FSL_PBL_RCW board/freescale/ls1021aqds/ls102xa_rcw_nand.cfg
79#define CONFIG_SPL_FRAMEWORK
80#define CONFIG_SPL_LDSCRIPT "arch/$(ARCH)/cpu/u-boot-spl.lds"
Alison Wangab98bb52014-12-09 17:38:14 +080081
82#define CONFIG_SPL_TEXT_BASE 0x10000000
83#define CONFIG_SPL_MAX_SIZE 0x1a000
84#define CONFIG_SPL_STACK 0x1001d000
85#define CONFIG_SPL_PAD_TO 0x1c000
86#define CONFIG_SYS_TEXT_BASE 0x82000000
87
88#define CONFIG_SYS_NAND_U_BOOT_SIZE (400 << 10)
89#define CONFIG_SYS_NAND_U_BOOT_OFFS CONFIG_SPL_PAD_TO
90#define CONFIG_SYS_NAND_PAGE_SIZE 2048
91#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
92#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
93
94#define CONFIG_SYS_SPL_MALLOC_START 0x80200000
95#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
96#define CONFIG_SPL_BSS_START_ADDR 0x80100000
97#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
98#define CONFIG_SYS_MONITOR_LEN 0x80000
99#endif
100
Wang Huanf0ce7d62014-09-05 13:52:44 +0800101#ifndef CONFIG_SYS_TEXT_BASE
Alison Wang4d786e82015-04-21 16:04:38 +0800102#define CONFIG_SYS_TEXT_BASE 0x60100000
Wang Huanf0ce7d62014-09-05 13:52:44 +0800103#endif
104
105#define CONFIG_NR_DRAM_BANKS 1
106
107#define CONFIG_DDR_SPD
108#define SPD_EEPROM_ADDRESS 0x51
109#define CONFIG_SYS_SPD_BUS_NUM 0
Wang Huanf0ce7d62014-09-05 13:52:44 +0800110
111#define CONFIG_FSL_DDR_INTERACTIVE /* Interactive debugging */
York Sunba3c0802014-09-11 13:32:07 -0700112#ifndef CONFIG_SYS_FSL_DDR4
York Sunba3c0802014-09-11 13:32:07 -0700113#define CONFIG_SYS_DDR_RAW_TIMING
114#endif
Wang Huanf0ce7d62014-09-05 13:52:44 +0800115#define CONFIG_DIMM_SLOTS_PER_CTLR 1
116#define CONFIG_CHIP_SELECTS_PER_CTRL 4
117
118#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
119#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
120
121#define CONFIG_DDR_ECC
122#ifdef CONFIG_DDR_ECC
123#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
124#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
125#endif
126
Alison Wanga5494fb2014-12-09 17:37:49 +0800127#if !defined(CONFIG_SD_BOOT) && !defined(CONFIG_NAND_BOOT) && \
128 !defined(CONFIG_QSPI_BOOT)
Zhao Qiang9fc2f302014-09-26 16:25:32 +0800129#define CONFIG_U_QE
130#endif
131
Wang Huanf0ce7d62014-09-05 13:52:44 +0800132/*
133 * IFC Definitions
134 */
Alison Wang34de5e42016-02-02 15:16:23 +0800135#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
Wang Huanf0ce7d62014-09-05 13:52:44 +0800136#define CONFIG_FSL_IFC
137#define CONFIG_SYS_FLASH_BASE 0x60000000
138#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
139
140#define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
141#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
142 CSPR_PORT_SIZE_16 | \
143 CSPR_MSEL_NOR | \
144 CSPR_V)
145#define CONFIG_SYS_NOR1_CSPR_EXT (0x0)
146#define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
147 + 0x8000000) | \
148 CSPR_PORT_SIZE_16 | \
149 CSPR_MSEL_NOR | \
150 CSPR_V)
151#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
152
153#define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
154 CSOR_NOR_TRHZ_80)
155#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
156 FTIM0_NOR_TEADC(0x5) | \
157 FTIM0_NOR_TEAHC(0x5))
158#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
159 FTIM1_NOR_TRAD_NOR(0x1a) | \
160 FTIM1_NOR_TSEQRAD_NOR(0x13))
161#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
162 FTIM2_NOR_TCH(0x4) | \
163 FTIM2_NOR_TWPH(0xe) | \
164 FTIM2_NOR_TWP(0x1c))
165#define CONFIG_SYS_NOR_FTIM3 0
166
167#define CONFIG_FLASH_CFI_DRIVER
168#define CONFIG_SYS_FLASH_CFI
169#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
170#define CONFIG_SYS_FLASH_QUIET_TEST
171#define CONFIG_FLASH_SHOW_PROGRESS 45
172#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
Yuan Yaoda17d1a2014-10-17 15:26:34 +0800173#define CONFIG_SYS_WRITE_SWAPPED_DATA
Wang Huanf0ce7d62014-09-05 13:52:44 +0800174
175#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
176#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
177#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
178#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
179
180#define CONFIG_SYS_FLASH_EMPTY_INFO
181#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS, \
182 CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
183
184/*
185 * NAND Flash Definitions
186 */
187#define CONFIG_NAND_FSL_IFC
188
189#define CONFIG_SYS_NAND_BASE 0x7e800000
190#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
191
192#define CONFIG_SYS_NAND_CSPR_EXT (0x0)
193
194#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
195 | CSPR_PORT_SIZE_8 \
196 | CSPR_MSEL_NAND \
197 | CSPR_V)
198#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
199#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
200 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
201 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
202 | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \
203 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
204 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */ \
205 | CSOR_NAND_PB(64)) /* 64 Pages Per Block */
206
207#define CONFIG_SYS_NAND_ONFI_DETECTION
208
209#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x7) | \
210 FTIM0_NAND_TWP(0x18) | \
211 FTIM0_NAND_TWCHT(0x7) | \
212 FTIM0_NAND_TWH(0xa))
213#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
214 FTIM1_NAND_TWBE(0x39) | \
215 FTIM1_NAND_TRR(0xe) | \
216 FTIM1_NAND_TRP(0x18))
217#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0xf) | \
218 FTIM2_NAND_TREH(0xa) | \
219 FTIM2_NAND_TWHRE(0x1e))
220#define CONFIG_SYS_NAND_FTIM3 0x0
221
222#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
223#define CONFIG_SYS_MAX_NAND_DEVICE 1
Wang Huanf0ce7d62014-09-05 13:52:44 +0800224#define CONFIG_CMD_NAND
225
226#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
Alison Wang2145a372014-12-09 17:38:02 +0800227#endif
Wang Huanf0ce7d62014-09-05 13:52:44 +0800228
229/*
230 * QIXIS Definitions
231 */
232#define CONFIG_FSL_QIXIS
233
234#ifdef CONFIG_FSL_QIXIS
235#define QIXIS_BASE 0x7fb00000
236#define QIXIS_BASE_PHYS QIXIS_BASE
237#define CONFIG_SYS_I2C_FPGA_ADDR 0x66
238#define QIXIS_LBMAP_SWITCH 6
239#define QIXIS_LBMAP_MASK 0x0f
240#define QIXIS_LBMAP_SHIFT 0
241#define QIXIS_LBMAP_DFLTBANK 0x00
242#define QIXIS_LBMAP_ALTBANK 0x04
Hongbo Zhang4f6e6102016-07-21 18:09:38 +0800243#define QIXIS_PWR_CTL 0x21
244#define QIXIS_PWR_CTL_POWEROFF 0x80
Wang Huanf0ce7d62014-09-05 13:52:44 +0800245#define QIXIS_RST_CTL_RESET 0x44
246#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
247#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
248#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
Hongbo Zhangf253bbd2016-08-19 17:20:31 +0800249#define QIXIS_CTL_SYS 0x5
250#define QIXIS_CTL_SYS_EVTSW_MASK 0x0c
251#define QIXIS_CTL_SYS_EVTSW_IRQ 0x04
252#define QIXIS_RST_FORCE_3 0x45
253#define QIXIS_RST_FORCE_3_PCIESLOT1 0x80
254#define QIXIS_PWR_CTL2 0x21
255#define QIXIS_PWR_CTL2_PCTL 0x2
Wang Huanf0ce7d62014-09-05 13:52:44 +0800256
257#define CONFIG_SYS_FPGA_CSPR_EXT (0x0)
258#define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) | \
259 CSPR_PORT_SIZE_8 | \
260 CSPR_MSEL_GPCM | \
261 CSPR_V)
262#define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024)
263#define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
264 CSOR_NOR_NOR_MODE_AVD_NOR | \
265 CSOR_NOR_TRHZ_80)
266
267/*
268 * QIXIS Timing parameters for IFC GPCM
269 */
270#define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xe) | \
271 FTIM0_GPCM_TEADC(0xe) | \
272 FTIM0_GPCM_TEAHC(0xe))
273#define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0xe) | \
274 FTIM1_GPCM_TRAD(0x1f))
275#define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0xe) | \
276 FTIM2_GPCM_TCH(0xe) | \
277 FTIM2_GPCM_TWP(0xf0))
278#define CONFIG_SYS_FPGA_FTIM3 0x0
279#endif
280
Alison Wangab98bb52014-12-09 17:38:14 +0800281#if defined(CONFIG_NAND_BOOT)
282#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
283#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
284#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
285#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
286#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
287#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
288#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
289#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
290#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
291#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
292#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
293#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
294#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
295#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
296#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
297#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
298#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
299#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
300#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
301#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
302#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
303#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
304#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
305#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
306#define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
307#define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
308#define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK
309#define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
310#define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0
311#define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1
312#define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2
313#define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3
314#else
Wang Huanf0ce7d62014-09-05 13:52:44 +0800315#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
316#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
317#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
318#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
319#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
320#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
321#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
322#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
323#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
324#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
325#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
326#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
327#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
328#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
329#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
330#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
331#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
332#define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
333#define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
334#define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
335#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
336#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
337#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
338#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
339#define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
340#define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
341#define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK
342#define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
343#define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0
344#define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1
345#define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2
346#define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3
Alison Wangab98bb52014-12-09 17:38:14 +0800347#endif
Wang Huanf0ce7d62014-09-05 13:52:44 +0800348
349/*
350 * Serial Port
351 */
Alison Wange2f33ae2015-01-04 15:30:58 +0800352#ifdef CONFIG_LPUART
Alison Wange2f33ae2015-01-04 15:30:58 +0800353#define CONFIG_LPUART_32B_REG
354#else
Wang Huanf0ce7d62014-09-05 13:52:44 +0800355#define CONFIG_CONS_INDEX 1
Wang Huanf0ce7d62014-09-05 13:52:44 +0800356#define CONFIG_SYS_NS16550_SERIAL
York Sun89381742016-02-08 13:04:17 -0800357#ifndef CONFIG_DM_SERIAL
Wang Huanf0ce7d62014-09-05 13:52:44 +0800358#define CONFIG_SYS_NS16550_REG_SIZE 1
York Sun89381742016-02-08 13:04:17 -0800359#endif
Wang Huanf0ce7d62014-09-05 13:52:44 +0800360#define CONFIG_SYS_NS16550_CLK get_serial_clock()
Alison Wange2f33ae2015-01-04 15:30:58 +0800361#endif
Wang Huanf0ce7d62014-09-05 13:52:44 +0800362
Wang Huanf0ce7d62014-09-05 13:52:44 +0800363/*
364 * I2C
365 */
Wang Huanf0ce7d62014-09-05 13:52:44 +0800366#define CONFIG_SYS_I2C
367#define CONFIG_SYS_I2C_MXC
Albert ARIBAUD \\(3ADEV\\)eb943872015-09-21 22:43:38 +0200368#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
369#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
York Sunf1a52162015-03-20 10:20:40 -0700370#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
Wang Huanf0ce7d62014-09-05 13:52:44 +0800371
372/*
373 * I2C bus multiplexer
374 */
375#define I2C_MUX_PCA_ADDR_PRI 0x77
376#define I2C_MUX_CH_DEFAULT 0x8
Xiubo Li27e2fe62014-12-16 14:50:33 +0800377#define I2C_MUX_CH_CH7301 0xC
Wang Huanf0ce7d62014-09-05 13:52:44 +0800378
379/*
380 * MMC
381 */
Wang Huanf0ce7d62014-09-05 13:52:44 +0800382#define CONFIG_FSL_ESDHC
Wang Huanf0ce7d62014-09-05 13:52:44 +0800383
Haikun Wangb134e592015-06-29 13:08:46 +0530384/* SPI */
Alison Wang34de5e42016-02-02 15:16:23 +0800385#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Haikun Wangb134e592015-06-29 13:08:46 +0530386/* QSPI */
Alison Wang2145a372014-12-09 17:38:02 +0800387#define QSPI0_AMBA_BASE 0x40000000
388#define FSL_QSPI_FLASH_SIZE (1 << 24)
389#define FSL_QSPI_FLASH_NUM 2
390
Haikun Wangb134e592015-06-29 13:08:46 +0530391/* DSPI */
Haikun Wangb134e592015-06-29 13:08:46 +0530392
393/* DM SPI */
394#if defined(CONFIG_FSL_DSPI) || defined(CONFIG_FSL_QSPI)
Haikun Wangb134e592015-06-29 13:08:46 +0530395#define CONFIG_DM_SPI_FLASH
Jagan Teki79ec07c2015-06-27 22:04:55 +0530396#define CONFIG_SPI_FLASH_DATAFLASH
Haikun Wangb134e592015-06-29 13:08:46 +0530397#endif
Alison Wang2145a372014-12-09 17:38:02 +0800398#endif
399
Wang Huanf0ce7d62014-09-05 13:52:44 +0800400/*
Nikhil Badola4da7bae52014-10-17 11:37:25 +0530401 * USB
402 */
Ramneek Mehresh757219e2015-05-29 14:47:22 +0530403/* EHCI Support - disbaled by default */
404/*#define CONFIG_HAS_FSL_DR_USB*/
Nikhil Badola4da7bae52014-10-17 11:37:25 +0530405
406#ifdef CONFIG_HAS_FSL_DR_USB
407#define CONFIG_USB_EHCI
Ramneek Mehresh757219e2015-05-29 14:47:22 +0530408#define CONFIG_USB_EHCI_FSL
409#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
410#endif
Nikhil Badola4da7bae52014-10-17 11:37:25 +0530411
Ramneek Mehresh757219e2015-05-29 14:47:22 +0530412/*XHCI Support - enabled by default*/
413#define CONFIG_HAS_FSL_XHCI_USB
414
415#ifdef CONFIG_HAS_FSL_XHCI_USB
416#define CONFIG_USB_XHCI_FSL
Ramneek Mehresh757219e2015-05-29 14:47:22 +0530417#define CONFIG_USB_MAX_CONTROLLER_COUNT 1
418#define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 2
419#endif
420
Nikhil Badola4da7bae52014-10-17 11:37:25 +0530421/*
Xiubo Li27e2fe62014-12-16 14:50:33 +0800422 * Video
423 */
Sanchayan Maitye15479b2017-04-11 11:12:09 +0530424#ifdef CONFIG_VIDEO_FSL_DCU_FB
Xiubo Li27e2fe62014-12-16 14:50:33 +0800425#define CONFIG_CMD_BMP
Xiubo Li27e2fe62014-12-16 14:50:33 +0800426#define CONFIG_VIDEO_LOGO
427#define CONFIG_VIDEO_BMP_LOGO
428
429#define CONFIG_FSL_DIU_CH7301
430#define CONFIG_SYS_I2C_DVI_BUS_NUM 0
431#define CONFIG_SYS_I2C_QIXIS_ADDR 0x66
432#define CONFIG_SYS_I2C_DVI_ADDR 0x75
433#endif
434
435/*
Wang Huanf0ce7d62014-09-05 13:52:44 +0800436 * eTSEC
437 */
438#define CONFIG_TSEC_ENET
439
440#ifdef CONFIG_TSEC_ENET
441#define CONFIG_MII
442#define CONFIG_MII_DEFAULT_TSEC 3
443#define CONFIG_TSEC1 1
444#define CONFIG_TSEC1_NAME "eTSEC1"
445#define CONFIG_TSEC2 1
446#define CONFIG_TSEC2_NAME "eTSEC2"
447#define CONFIG_TSEC3 1
448#define CONFIG_TSEC3_NAME "eTSEC3"
449
450#define TSEC1_PHY_ADDR 1
451#define TSEC2_PHY_ADDR 2
452#define TSEC3_PHY_ADDR 3
453
454#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
455#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
456#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
457
458#define TSEC1_PHYIDX 0
459#define TSEC2_PHYIDX 0
460#define TSEC3_PHYIDX 0
461
462#define CONFIG_ETHPRIME "eTSEC1"
463
464#define CONFIG_PHY_GIGE
465#define CONFIG_PHYLIB
466#define CONFIG_PHY_REALTEK
467
468#define CONFIG_HAS_ETH0
469#define CONFIG_HAS_ETH1
470#define CONFIG_HAS_ETH2
471
472#define CONFIG_FSL_SGMII_RISER 1
473#define SGMII_RISER_PHY_OFFSET 0x1b
474
475#ifdef CONFIG_FSL_SGMII_RISER
476#define CONFIG_SYS_TBIPA_VALUE 8
477#endif
478
479#endif
Minghuan Liana4d6b612014-10-31 13:43:44 +0800480
481/* PCIe */
Robert P. J. Daya8099812016-05-03 19:52:49 -0400482#define CONFIG_PCIE1 /* PCIE controller 1 */
483#define CONFIG_PCIE2 /* PCIE controller 2 */
Minghuan Liana4d6b612014-10-31 13:43:44 +0800484
Minghuan Lian0c1593a2015-01-21 17:29:19 +0800485#ifdef CONFIG_PCI
Minghuan Lian0c1593a2015-01-21 17:29:19 +0800486#define CONFIG_PCI_SCAN_SHOW
487#define CONFIG_CMD_PCI
Minghuan Lian0c1593a2015-01-21 17:29:19 +0800488#endif
489
Wang Huanf0ce7d62014-09-05 13:52:44 +0800490#define CONFIG_CMDLINE_TAG
491#define CONFIG_CMDLINE_EDITING
Alison Wang9da51782014-12-03 15:00:47 +0800492
Xiubo Li563e3ce2014-11-21 17:40:57 +0800493#define CONFIG_PEN_ADDR_BIG_ENDIAN
Mingkai Hu5b0df8a2015-10-26 19:47:41 +0800494#define CONFIG_LAYERSCAPE_NS_ACCESS
Xiubo Li563e3ce2014-11-21 17:40:57 +0800495#define CONFIG_SMP_PEN_ADDR 0x01ee0200
Andre Przywara70c78932017-02-16 01:20:19 +0000496#define COUNTER_FREQUENCY 12500000
Xiubo Li563e3ce2014-11-21 17:40:57 +0800497
Wang Huanf0ce7d62014-09-05 13:52:44 +0800498#define CONFIG_HWCONFIG
Zhuoyu Zhangfe4f2882015-08-17 18:55:12 +0800499#define HWCONFIG_BUFFER_SIZE 256
500
501#define CONFIG_FSL_DEVICE_DISABLE
Wang Huanf0ce7d62014-09-05 13:52:44 +0800502
Wang Huanf0ce7d62014-09-05 13:52:44 +0800503
Zhao Qiang28cf7332015-09-16 16:20:42 +0800504#define CONFIG_SYS_QE_FW_ADDR 0x600c0000
Zhao Qiang9fc2f302014-09-26 16:25:32 +0800505
Alison Wange2f33ae2015-01-04 15:30:58 +0800506#ifdef CONFIG_LPUART
507#define CONFIG_EXTRA_ENV_SETTINGS \
508 "bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \
Alison Wangf6370242015-11-05 11:16:26 +0800509 "fdt_high=0xffffffff\0" \
510 "initrd_high=0xffffffff\0" \
Alison Wange2f33ae2015-01-04 15:30:58 +0800511 "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0"
512#else
Wang Huanf0ce7d62014-09-05 13:52:44 +0800513#define CONFIG_EXTRA_ENV_SETTINGS \
514 "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \
Alison Wangf6370242015-11-05 11:16:26 +0800515 "fdt_high=0xffffffff\0" \
516 "initrd_high=0xffffffff\0" \
Wang Huanf0ce7d62014-09-05 13:52:44 +0800517 "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0"
Alison Wange2f33ae2015-01-04 15:30:58 +0800518#endif
Wang Huanf0ce7d62014-09-05 13:52:44 +0800519
520/*
521 * Miscellaneous configurable options
522 */
523#define CONFIG_SYS_LONGHELP /* undef to save memory */
Wang Huanf0ce7d62014-09-05 13:52:44 +0800524#define CONFIG_AUTO_COMPLETE
525#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
526#define CONFIG_SYS_PBSIZE \
527 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
528#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
529#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
530
Wang Huanf0ce7d62014-09-05 13:52:44 +0800531#define CONFIG_SYS_MEMTEST_START 0x80000000
532#define CONFIG_SYS_MEMTEST_END 0x9fffffff
533
534#define CONFIG_SYS_LOAD_ADDR 0x82000000
Wang Huanf0ce7d62014-09-05 13:52:44 +0800535
Xiubo Li03d40aa2014-11-21 17:40:59 +0800536#define CONFIG_LS102XA_STREAM_ID
537
Wang Huanf0ce7d62014-09-05 13:52:44 +0800538#define CONFIG_SYS_INIT_SP_OFFSET \
539 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
540#define CONFIG_SYS_INIT_SP_ADDR \
541 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
542
Alison Wang9da51782014-12-03 15:00:47 +0800543#ifdef CONFIG_SPL_BUILD
544#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
545#else
Wang Huanf0ce7d62014-09-05 13:52:44 +0800546#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Alison Wang9da51782014-12-03 15:00:47 +0800547#endif
Wang Huanf0ce7d62014-09-05 13:52:44 +0800548
549/*
550 * Environment
551 */
552#define CONFIG_ENV_OVERWRITE
553
Alison Wang9da51782014-12-03 15:00:47 +0800554#if defined(CONFIG_SD_BOOT)
555#define CONFIG_ENV_OFFSET 0x100000
556#define CONFIG_ENV_IS_IN_MMC
557#define CONFIG_SYS_MMC_ENV_DEV 0
558#define CONFIG_ENV_SIZE 0x2000
Alison Wang2145a372014-12-09 17:38:02 +0800559#elif defined(CONFIG_QSPI_BOOT)
560#define CONFIG_ENV_IS_IN_SPI_FLASH
561#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
562#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
563#define CONFIG_ENV_SECT_SIZE 0x10000
Alison Wangab98bb52014-12-09 17:38:14 +0800564#elif defined(CONFIG_NAND_BOOT)
565#define CONFIG_ENV_IS_IN_NAND
566#define CONFIG_ENV_SIZE 0x2000
567#define CONFIG_ENV_OFFSET (10 * CONFIG_SYS_NAND_BLOCK_SIZE)
Alison Wang9da51782014-12-03 15:00:47 +0800568#else
Wang Huanf0ce7d62014-09-05 13:52:44 +0800569#define CONFIG_ENV_IS_IN_FLASH
570#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
571#define CONFIG_ENV_SIZE 0x2000
572#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
Alison Wang9da51782014-12-03 15:00:47 +0800573#endif
Wang Huanf0ce7d62014-09-05 13:52:44 +0800574
Ruchika Gupta901ae762014-10-15 11:39:06 +0530575#define CONFIG_MISC_INIT_R
576
577/* Hash command with SHA acceleration supported in hardware */
Aneesh Bansal962021a2016-01-22 16:37:22 +0530578#ifdef CONFIG_FSL_CAAM
Ruchika Gupta901ae762014-10-15 11:39:06 +0530579#define CONFIG_CMD_HASH
580#define CONFIG_SHA_HW_ACCEL
Aneesh Bansal962021a2016-01-22 16:37:22 +0530581#endif
582
583#include <asm/fsl_secure_boot.h>
Alison Wang13b0bb82016-01-15 15:29:32 +0800584#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Ruchika Gupta901ae762014-10-15 11:39:06 +0530585
Wang Huanf0ce7d62014-09-05 13:52:44 +0800586#endif