blob: c0c716d232bec424d3a6a56f8aad1d63f1175f4f [file] [log] [blame]
wdenkc6097192002-11-03 00:24:07 +00001/*
2 * (C) Copyright 2001
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 *
26 * Configuration settings for the MUSENKI board.
27 *
28 */
29
30/* ------------------------------------------------------------------------- */
31
32/*
33 * board/config.h - configuration options, board specific
34 */
35
36#ifndef __CONFIG_H
37#define __CONFIG_H
38
39/*
40 * High Level Configuration Options
41 * (easy to change)
42 */
43
44#define CONFIG_MPC824X 1
45#define CONFIG_MPC8245 1
46#define CONFIG_MUSENKI 1
47
48
49#define CONFIG_CONS_INDEX 1
50#define CONFIG_BAUDRATE 9600
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020051#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
wdenkc6097192002-11-03 00:24:07 +000052
53#define CONFIG_BOOTDELAY 5
54
wdenkc6097192002-11-03 00:24:07 +000055
Jon Loeliger446e1f52007-07-08 14:14:17 -050056/*
Jon Loeligered26c742007-07-10 09:10:49 -050057 * BOOTP options
58 */
59#define CONFIG_BOOTP_BOOTFILESIZE
60#define CONFIG_BOOTP_BOOTPATH
61#define CONFIG_BOOTP_GATEWAY
62#define CONFIG_BOOTP_HOSTNAME
63
64
65/*
Jon Loeliger446e1f52007-07-08 14:14:17 -050066 * Command line configuration.
67 */
68#include <config_cmd_default.h>
wdenkc6097192002-11-03 00:24:07 +000069
70
71/*
72 * Miscellaneous configurable options
73 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020074#undef CONFIG_SYS_LONGHELP /* undef to save memory */
75#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
76#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenkc6097192002-11-03 00:24:07 +000077
78/* Print Buffer Size
79 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020080#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
81#define CONFIG_SYS_MAXARGS 8 /* Max number of command args */
82#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
83#define CONFIG_SYS_LOAD_ADDR 0x00100000 /* Default load address */
wdenkc6097192002-11-03 00:24:07 +000084
85/*-----------------------------------------------------------------------
86 * PCI stuff
87 *-----------------------------------------------------------------------
88 */
Wolfgang Denka1be4762008-05-20 16:00:29 +020089#define CONFIG_PCI /* include pci support */
wdenkc6097192002-11-03 00:24:07 +000090#undef CONFIG_PCI_PNP
91
92#define CONFIG_NET_MULTI /* Multi ethernet cards support */
93
94#define CONFIG_TULIP
95
96#define PCI_ENET0_IOADDR 0x80000000
97#define PCI_ENET0_MEMADDR 0x80000000
98#define PCI_ENET1_IOADDR 0x81000000
99#define PCI_ENET1_MEMADDR 0x81000000
100
101
102/*-----------------------------------------------------------------------
103 * Start addresses for the final memory configuration
104 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200105 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenkc6097192002-11-03 00:24:07 +0000106 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200107#define CONFIG_SYS_SDRAM_BASE 0x00000000
wdenkc6097192002-11-03 00:24:07 +0000108
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200109#define CONFIG_SYS_FLASH_BASE0_PRELIM 0xFF800000 /* FLASH bank on RCS#0 */
110#define CONFIG_SYS_FLASH_BASE1_PRELIM 0xFF000000 /* FLASH bank on RCS#1 */
111#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_FLASH_BASE0_PRELIM
wdenkc6097192002-11-03 00:24:07 +0000112
113/* even though FLASHP_BASE is FF800000, with 4MB is RCS0, the
114 * reset vector is actually located at FFB00100, but the 8245
115 * takes care of us.
116 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200117#define CONFIG_SYS_RESET_ADDRESS 0xFFF00100
wdenkc6097192002-11-03 00:24:07 +0000118
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200119#define CONFIG_SYS_EUMB_ADDR 0xFC000000
wdenkc6097192002-11-03 00:24:07 +0000120
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200121#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200122#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
123#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
wdenkc6097192002-11-03 00:24:07 +0000124
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200125#define CONFIG_SYS_MEMTEST_START 0x00004000 /* memtest works on */
126#define CONFIG_SYS_MEMTEST_END 0x02000000 /* 0 ... 32 MB in DRAM */
wdenkc6097192002-11-03 00:24:07 +0000127
128 /* Maximum amount of RAM.
129 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200130#define CONFIG_SYS_MAX_RAM_SIZE 0x08000000 /* 0 .. 128 MB of (S)DRAM */
wdenkc6097192002-11-03 00:24:07 +0000131
132
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200133#if CONFIG_SYS_MONITOR_BASE >= CONFIG_SYS_FLASH_BASE
134#undef CONFIG_SYS_RAMBOOT
wdenkc6097192002-11-03 00:24:07 +0000135#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200136#define CONFIG_SYS_RAMBOOT
wdenkc6097192002-11-03 00:24:07 +0000137#endif
138
139/*
140 * NS16550 Configuration
141 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200142#define CONFIG_SYS_NS16550
143#define CONFIG_SYS_NS16550_SERIAL
wdenkc6097192002-11-03 00:24:07 +0000144
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200145#define CONFIG_SYS_NS16550_REG_SIZE 1
wdenkc6097192002-11-03 00:24:07 +0000146
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200147#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
wdenkc6097192002-11-03 00:24:07 +0000148
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200149#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_EUMB_ADDR + 0x4500)
150#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_EUMB_ADDR + 0x4600)
wdenkc6097192002-11-03 00:24:07 +0000151
152/*-----------------------------------------------------------------------
153 * Definitions for initial stack pointer and data area
154 */
155
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200156/* #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200157/*#define CONFIG_SYS_GBL_DATA_SIZE 256*/
158#define CONFIG_SYS_GBL_DATA_SIZE 128
159#define CONFIG_SYS_INIT_RAM_ADDR 0x40000000
160#define CONFIG_SYS_INIT_RAM_END 0x1000
161#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
wdenkc6097192002-11-03 00:24:07 +0000162
163
164/*
165 * Low Level Configuration Settings
166 * (address mappings, register initial values, etc.)
167 * You should know what you are doing if you make changes here.
168 * For the detail description refer to the MPC8240 user's manual.
169 */
170
171#define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200172#define CONFIG_SYS_HZ 1000
wdenkc6097192002-11-03 00:24:07 +0000173
174 /* Bit-field values for MCCR1.
175 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200176#define CONFIG_SYS_ROMNAL 7
177#define CONFIG_SYS_ROMFAL 11
178#define CONFIG_SYS_DBUS_SIZE 0x3
wdenkc6097192002-11-03 00:24:07 +0000179
180 /* Bit-field values for MCCR2.
181 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200182#define CONFIG_SYS_TSWAIT 0x5 /* Transaction Start Wait States timer */
183#define CONFIG_SYS_REFINT 0x400 /* Refresh interval FIXME: was 0t430 */
wdenkc6097192002-11-03 00:24:07 +0000184
185 /* Burst To Precharge. Bits of this value go to MCCR3 and MCCR4.
186 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200187#define CONFIG_SYS_BSTOPRE 121
wdenkc6097192002-11-03 00:24:07 +0000188
189 /* Bit-field values for MCCR3.
190 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200191#define CONFIG_SYS_REFREC 8 /* Refresh to activate interval */
wdenkc6097192002-11-03 00:24:07 +0000192
193 /* Bit-field values for MCCR4.
194 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200195#define CONFIG_SYS_PRETOACT 3 /* Precharge to activate interval FIXME: was 2 */
196#define CONFIG_SYS_ACTTOPRE 5 /* Activate to Precharge interval FIXME: was 5 */
197#define CONFIG_SYS_ACTORW 3 /* FIXME was 2 */
198#define CONFIG_SYS_SDMODE_CAS_LAT 3 /* SDMODE CAS latancy */
199#define CONFIG_SYS_SDMODE_WRAP 0 /* SDMODE wrap type */
200#define CONFIG_SYS_REGISTERD_TYPE_BUFFER 1
201#define CONFIG_SYS_EXTROM 1
202#define CONFIG_SYS_REGDIMM 0
wdenkc6097192002-11-03 00:24:07 +0000203
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200204#define CONFIG_SYS_PGMAX 0x32 /* how long the 8240 reatins the currently accessed page in memory FIXME: was 0x32*/
wdenkc6097192002-11-03 00:24:07 +0000205
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200206#define CONFIG_SYS_SDRAM_DSCD 0x20 /* SDRAM data in sample clock delay - note bottom 3 bits MUST be 0 */
wdenkc6097192002-11-03 00:24:07 +0000207
208/* Memory bank settings.
209 * Only bits 20-29 are actually used from these vales to set the
210 * start/end addresses. The upper two bits will always be 0, and the lower
211 * 20 bits will be 0x00000 for a start address, or 0xfffff for an end
212 * address. Refer to the MPC8240 book.
213 */
214
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200215#define CONFIG_SYS_BANK0_START 0x00000000
216#define CONFIG_SYS_BANK0_END (CONFIG_SYS_MAX_RAM_SIZE - 1)
217#define CONFIG_SYS_BANK0_ENABLE 1
218#define CONFIG_SYS_BANK1_START 0x3ff00000
219#define CONFIG_SYS_BANK1_END 0x3fffffff
220#define CONFIG_SYS_BANK1_ENABLE 0
221#define CONFIG_SYS_BANK2_START 0x3ff00000
222#define CONFIG_SYS_BANK2_END 0x3fffffff
223#define CONFIG_SYS_BANK2_ENABLE 0
224#define CONFIG_SYS_BANK3_START 0x3ff00000
225#define CONFIG_SYS_BANK3_END 0x3fffffff
226#define CONFIG_SYS_BANK3_ENABLE 0
227#define CONFIG_SYS_BANK4_START 0x3ff00000
228#define CONFIG_SYS_BANK4_END 0x3fffffff
229#define CONFIG_SYS_BANK4_ENABLE 0
230#define CONFIG_SYS_BANK5_START 0x3ff00000
231#define CONFIG_SYS_BANK5_END 0x3fffffff
232#define CONFIG_SYS_BANK5_ENABLE 0
233#define CONFIG_SYS_BANK6_START 0x3ff00000
234#define CONFIG_SYS_BANK6_END 0x3fffffff
235#define CONFIG_SYS_BANK6_ENABLE 0
236#define CONFIG_SYS_BANK7_START 0x3ff00000
237#define CONFIG_SYS_BANK7_END 0x3fffffff
238#define CONFIG_SYS_BANK7_ENABLE 0
wdenkc6097192002-11-03 00:24:07 +0000239
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200240#define CONFIG_SYS_ODCR 0xff
wdenkc6097192002-11-03 00:24:07 +0000241
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200242#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
243#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
wdenkc6097192002-11-03 00:24:07 +0000244
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200245#define CONFIG_SYS_IBAT1L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10 | BATL_MEMCOHERENCE)
246#define CONFIG_SYS_IBAT1U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
wdenkc6097192002-11-03 00:24:07 +0000247
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200248#define CONFIG_SYS_IBAT2L (0x80000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
249#define CONFIG_SYS_IBAT2U (0x80000000 | BATU_BL_256M | BATU_VS | BATU_VP)
wdenkc6097192002-11-03 00:24:07 +0000250
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200251#define CONFIG_SYS_IBAT3L (0xF0000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
252#define CONFIG_SYS_IBAT3U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
wdenkc6097192002-11-03 00:24:07 +0000253
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200254#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
255#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
256#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
257#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
258#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
259#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
260#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
261#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
wdenkc6097192002-11-03 00:24:07 +0000262
263/*
264 * For booting Linux, the board info and command line data
265 * have to be in the first 8 MB of memory, since this is
266 * the maximum mapped by the Linux kernel during initialization.
267 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200268#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenkc6097192002-11-03 00:24:07 +0000269
270/*-----------------------------------------------------------------------
271 * FLASH organization
272 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200273#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* Max number of flash banks */
274#define CONFIG_SYS_MAX_FLASH_SECT 64 /* Max number of sectors per flash */
wdenkc6097192002-11-03 00:24:07 +0000275
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200276#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
277#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
wdenkc6097192002-11-03 00:24:07 +0000278
279
280 /* Warining: environment is not EMBEDDED in the U-Boot code.
281 * It's stored in flash separately.
282 */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200283#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200284#define CONFIG_ENV_ADDR 0xFFFF0000
285#define CONFIG_ENV_SIZE 0x00010000 /* Size of the Environment */
286#define CONFIG_ENV_SECT_SIZE 0x20000 /* Size of the Environment Sector */
wdenkc6097192002-11-03 00:24:07 +0000287
288/*-----------------------------------------------------------------------
289 * Cache Configuration
290 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200291#define CONFIG_SYS_CACHELINE_SIZE 32
Jon Loeliger446e1f52007-07-08 14:14:17 -0500292#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200293# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
wdenkc6097192002-11-03 00:24:07 +0000294#endif
295
296/*
297 * Internal Definitions
298 *
299 * Boot Flags
300 */
301#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
302#define BOOTFLAG_WARM 0x02 /* Software reboot */
303
wdenkc6097192002-11-03 00:24:07 +0000304#endif /* __CONFIG_H */