blob: 7371a9ccf597b920abf2cd984d31af3cdabe1b3c [file] [log] [blame]
wdenk9f664dd2004-06-09 21:50:45 +00001/*
Wolfgang Denkceccf9c2006-03-12 01:43:03 +01002 * Copyright (C) 2004-2005 Arabella Software Ltd.
wdenk9f664dd2004-06-09 21:50:45 +00003 * Yuli Barcohen <yuli@arabellasw.com>
4 *
5 * Support for Analogue&Micro Adder boards family.
6 * Tested on AdderII and Adder87x.
7 *
8 * See file CREDITS for list of people who contributed to this
9 * project.
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * MA 02111-1307 USA
25 */
26#ifndef __CONFIG_H
27#define __CONFIG_H
28
29#if !defined(CONFIG_MPC875) && !defined(CONFIG_MPC852T)
30#define CONFIG_MPC875
31#endif
32
33#define CONFIG_ADDER /* Analogue&Micro Adder board */
34
35#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
36#define CONFIG_BAUDRATE 38400
37
Wolfgang Denkceccf9c2006-03-12 01:43:03 +010038#define CONFIG_ETHER_ON_FEC1
39#define CONFIG_ETHER_ON_FEC2
Bryan O'Donoghued0f2c772008-02-15 01:05:58 +000040#define CONFIG_HAS_ETH0
41#define CONFIG_HAS_ETH1
Wolfgang Denkceccf9c2006-03-12 01:43:03 +010042
43#if defined(CONFIG_ETHER_ON_FEC1) || defined(CONFIG_ETHER_ON_FEC2)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020044#define CONFIG_SYS_DISCOVER_PHY
TsiChung Liewb3162452008-03-30 01:22:13 -050045#define CONFIG_MII_INIT 1
wdenk9f664dd2004-06-09 21:50:45 +000046#define FEC_ENET
Wolfgang Denkceccf9c2006-03-12 01:43:03 +010047#endif /* CONFIG_ETHER_ON_FEC || CONFIG_ETHER_ON_FEC2 */
wdenk9f664dd2004-06-09 21:50:45 +000048
wdenk20bddb32004-09-28 17:59:53 +000049#define CONFIG_8xx_OSCLK 10000000 /* 10 MHz oscillator on EXTCLK */
50#define CONFIG_8xx_CPUCLK_DEFAULT 50000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020051#define CONFIG_SYS_8xx_CPUCLK_MIN 40000000
wdenk20bddb32004-09-28 17:59:53 +000052#ifdef CONFIG_MPC852T
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020053#define CONFIG_SYS_8xx_CPUCLK_MAX 50000000
wdenk20bddb32004-09-28 17:59:53 +000054#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020055#define CONFIG_SYS_8xx_CPUCLK_MAX 133000000
wdenk20bddb32004-09-28 17:59:53 +000056#endif /* CONFIG_MPC852T */
wdenk9f664dd2004-06-09 21:50:45 +000057
Jon Loeligerea240f42007-07-05 19:13:52 -050058
59/*
Jon Loeligerf5709d12007-07-10 09:02:57 -050060 * BOOTP options
61 */
62#define CONFIG_BOOTP_BOOTFILESIZE
63#define CONFIG_BOOTP_BOOTPATH
64#define CONFIG_BOOTP_GATEWAY
65#define CONFIG_BOOTP_HOSTNAME
66
67
68/*
Jon Loeligerea240f42007-07-05 19:13:52 -050069 * Command line configuration.
70 */
71#include <config_cmd_default.h>
72
Wolfgang Denk15e87572007-08-06 01:01:49 +020073#define CONFIG_CMD_DHCP
74#define CONFIG_CMD_IMMAP
75#define CONFIG_CMD_MII
76#define CONFIG_CMD_PING
wdenk9f664dd2004-06-09 21:50:45 +000077
wdenk9f664dd2004-06-09 21:50:45 +000078
79#define CONFIG_BOOTDELAY 5 /* Autoboot after 5 seconds */
80#define CONFIG_BOOTCOMMAND "bootm fe040000" /* Autoboot command */
Wolfgang Denkceccf9c2006-03-12 01:43:03 +010081#define CONFIG_BOOTARGS "root=/dev/mtdblock1 rw mtdparts=1M(ROM)ro,-(root)"
wdenk9f664dd2004-06-09 21:50:45 +000082
83#define CONFIG_BZIP2 /* Include support for bzip2 compressed images */
84#undef CONFIG_WATCHDOG /* Disable platform specific watchdog */
85
86/*-----------------------------------------------------------------------
87 * Miscellaneous configurable options
88 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020089#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
90#define CONFIG_SYS_HUSH_PARSER
91#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
92#define CONFIG_SYS_LONGHELP /* #undef to save memory */
93#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
94#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buffer Size */
95#define CONFIG_SYS_MAXARGS 16 /* Max number of command args */
96#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk9f664dd2004-06-09 21:50:45 +000097
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020098#define CONFIG_SYS_LOAD_ADDR 0x400000 /* Default load address */
wdenk9f664dd2004-06-09 21:50:45 +000099
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200100#define CONFIG_SYS_HZ 1000 /* Decrementer freq: 1 ms ticks */
wdenk9f664dd2004-06-09 21:50:45 +0000101
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200102#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
wdenk9f664dd2004-06-09 21:50:45 +0000103
104/*-----------------------------------------------------------------------
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200105 * RAM configuration (note that CONFIG_SYS_SDRAM_BASE must be zero)
wdenk9f664dd2004-06-09 21:50:45 +0000106 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200107#define CONFIG_SYS_SDRAM_BASE 0x00000000
108#define CONFIG_SYS_SDRAM_MAX_SIZE 0x01000000 /* Up to 16 Mbyte */
wdenk9f664dd2004-06-09 21:50:45 +0000109
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200110#define CONFIG_SYS_MAMR 0x00002114
wdenk9f664dd2004-06-09 21:50:45 +0000111
wdenk20bddb32004-09-28 17:59:53 +0000112/*
Wolfgang Denkceccf9c2006-03-12 01:43:03 +0100113 * 4096 Up to 4096 SDRAM rows
wdenk20bddb32004-09-28 17:59:53 +0000114 * 1000 factor s -> ms
Wolfgang Denkceccf9c2006-03-12 01:43:03 +0100115 * 32 PTP (pre-divider from MPTPR)
wdenk20bddb32004-09-28 17:59:53 +0000116 * 4 Number of refresh cycles per period
117 * 64 Refresh cycle in ms per number of rows
118 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200119#define CONFIG_SYS_PTA_PER_CLK ((4096 * 32 * 1000) / (4 * 64))
wdenk20bddb32004-09-28 17:59:53 +0000120
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200121#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
122#define CONFIG_SYS_MEMTEST_END 0x00500000 /* 1 ... 5 MB in SDRAM */
wdenk9f664dd2004-06-09 21:50:45 +0000123
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200124#define CONFIG_SYS_RESET_ADDRESS 0x09900000
wdenk9f664dd2004-06-09 21:50:45 +0000125
126/*-----------------------------------------------------------------------
127 * For booting Linux, the board info and command line data
128 * have to be in the first 8 MB of memory, since this is
129 * the maximum mapped by the Linux kernel during initialization.
130 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200131#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenk9f664dd2004-06-09 21:50:45 +0000132
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200133#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200134#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 KB for Monitor */
wdenk9f664dd2004-06-09 21:50:45 +0000135#ifdef CONFIG_BZIP2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200136#define CONFIG_SYS_MALLOC_LEN (2500 << 10) /* Reserve ~2.5 MB for malloc() */
wdenk9f664dd2004-06-09 21:50:45 +0000137#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200138#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 KB for malloc() */
wdenk9f664dd2004-06-09 21:50:45 +0000139#endif /* CONFIG_BZIP2 */
140
141/*-----------------------------------------------------------------------
142 * Flash organisation
143 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200144#define CONFIG_SYS_FLASH_BASE 0xFE000000
145#define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200146#define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200147#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* Max number of flash banks */
148#define CONFIG_SYS_MAX_FLASH_SECT 128 /* Max num of sects on one chip */
wdenk9f664dd2004-06-09 21:50:45 +0000149
150/* Environment is in flash */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200151#define CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200152#define CONFIG_ENV_SECT_SIZE 0x10000 /* We use one complete sector */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200153#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
wdenk9f664dd2004-06-09 21:50:45 +0000154
Wolfgang Denkceccf9c2006-03-12 01:43:03 +0100155#define CONFIG_ENV_OVERWRITE
156
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200157#define CONFIG_SYS_OR0_PRELIM 0xFF000774
158#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | BR_PS_16 | BR_MS_GPCM | BR_V)
wdenk9f664dd2004-06-09 21:50:45 +0000159
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200160#define CONFIG_SYS_DIRECT_FLASH_TFTP
wdenkec5dc0d2004-07-09 22:51:01 +0000161
wdenk9f664dd2004-06-09 21:50:45 +0000162/*-----------------------------------------------------------------------
163 * Internal Memory Map Register
164 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200165#define CONFIG_SYS_IMMR 0xFF000000
wdenk9f664dd2004-06-09 21:50:45 +0000166
167/*-----------------------------------------------------------------------
168 * Definitions for initial stack pointer and data area (in DPRAM)
169 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200170#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
171#define CONFIG_SYS_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
172#define CONFIG_SYS_GBL_DATA_SIZE 128 /* Size in bytes reserved for initial data */
173#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
174#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk9f664dd2004-06-09 21:50:45 +0000175
176/*-----------------------------------------------------------------------
177 * Configuration registers
178 */
179#ifdef CONFIG_WATCHDOG
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200180#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | \
wdenk9f664dd2004-06-09 21:50:45 +0000181 SYPCR_SWF | SYPCR_SWE | SYPCR_SWRI | \
182 SYPCR_SWP)
183#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200184#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | \
wdenk9f664dd2004-06-09 21:50:45 +0000185 SYPCR_SWF | SYPCR_SWP)
186#endif /* CONFIG_WATCHDOG */
187
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200188#define CONFIG_SYS_SIUMCR (SIUMCR_MLRC01 | SIUMCR_DBGC11)
wdenk9f664dd2004-06-09 21:50:45 +0000189
190/* TBSCR - Time Base Status and Control Register */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200191#define CONFIG_SYS_TBSCR (TBSCR_TBF | TBSCR_TBE)
wdenk9f664dd2004-06-09 21:50:45 +0000192
193/* PISCR - Periodic Interrupt Status and Control */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200194#define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
wdenk9f664dd2004-06-09 21:50:45 +0000195
196/* PLPRCR - PLL, Low-Power, and Reset Control Register */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200197/* #define CONFIG_SYS_PLPRCR PLPRCR_TEXPS */
wdenk9f664dd2004-06-09 21:50:45 +0000198
199/* SCCR - System Clock and reset Control Register */
Wolfgang Denka1be4762008-05-20 16:00:29 +0200200#define SCCR_MASK SCCR_EBDF11
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200201#define CONFIG_SYS_SCCR SCCR_RTSEL
wdenk9f664dd2004-06-09 21:50:45 +0000202
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200203#define CONFIG_SYS_DER 0
wdenk9f664dd2004-06-09 21:50:45 +0000204
205/*-----------------------------------------------------------------------
206 * Cache Configuration
207 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200208#define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx chips */
wdenk9f664dd2004-06-09 21:50:45 +0000209
210/*-----------------------------------------------------------------------
211 * Internal Definitions
212 *
213 * Boot Flags
214 */
215#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from flash */
216#define BOOTFLAG_WARM 0x02 /* Software reboot */
217
Bryan O'Donoghued0f2c772008-02-15 01:05:58 +0000218/* pass open firmware flat tree */
219#define CONFIG_OF_LIBFDT 1
220#define CONFIG_OF_BOARD_SETUP 1
221
wdenk9f664dd2004-06-09 21:50:45 +0000222#endif /* __CONFIG_H */