blob: 2d109259d5969c63d3db9e3e70f15e57ddd856a9 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
TsiChung Liewb354aef2009-06-12 11:29:00 +00002/*
3 * Configuation settings for the Freescale MCF5208EVBe.
4 *
5 * Copyright (C) 2004-2008 Freescale Semiconductor, Inc.
6 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
TsiChung Liewb354aef2009-06-12 11:29:00 +00007 */
8
9#ifndef _M5208EVBE_H
10#define _M5208EVBE_H
11
12/*
13 * High Level Configuration Options
14 * (easy to change)
15 */
TsiChung Liewb354aef2009-06-12 11:29:00 +000016#define CONFIG_SYS_UART_PORT (0)
TsiChung Liewb354aef2009-06-12 11:29:00 +000017
TsiChung Liewb354aef2009-06-12 11:29:00 +000018#define CONFIG_WATCHDOG_TIMEOUT 5000
19
TsiChung Liewb354aef2009-06-12 11:29:00 +000020#ifdef CONFIG_MCFFEC
TsiChung Liewb354aef2009-06-12 11:29:00 +000021# define CONFIG_SYS_DISCOVER_PHY
TsiChung Liewb354aef2009-06-12 11:29:00 +000022/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
23# ifndef CONFIG_SYS_DISCOVER_PHY
24# define FECDUPLEX FULL
25# define FECSPEED _100BASET
TsiChung Liewb354aef2009-06-12 11:29:00 +000026# endif /* CONFIG_SYS_DISCOVER_PHY */
27#endif
28
TsiChung Liewb354aef2009-06-12 11:29:00 +000029/* I2C */
TsiChung Liewb354aef2009-06-12 11:29:00 +000030
TsiChung Liewb354aef2009-06-12 11:29:00 +000031#ifdef CONFIG_MCFFEC
TsiChung Liewb354aef2009-06-12 11:29:00 +000032# define CONFIG_IPADDR 192.162.1.2
33# define CONFIG_NETMASK 255.255.255.0
34# define CONFIG_SERVERIP 192.162.1.1
35# define CONFIG_GATEWAYIP 192.162.1.1
TsiChung Liewb354aef2009-06-12 11:29:00 +000036#endif /* CONFIG_MCFFEC */
37
Mario Six790d8442018-03-28 14:38:20 +020038#define CONFIG_HOSTNAME "M5208EVBe"
TsiChung Liewb354aef2009-06-12 11:29:00 +000039#define CONFIG_EXTRA_ENV_SETTINGS \
40 "netdev=eth0\0" \
41 "loadaddr=40010000\0" \
42 "u-boot=u-boot.bin\0" \
43 "load=tftp ${loadaddr) ${u-boot}\0" \
44 "upd=run load; run prog\0" \
45 "prog=prot off 0 3ffff;" \
46 "era 0 3ffff;" \
47 "cp.b ${loadaddr} 0 ${filesize};" \
48 "save\0" \
49 ""
50
51#define CONFIG_PRAM 512 /* 512 KB */
TsiChung Liewb354aef2009-06-12 11:29:00 +000052
TsiChung Liewb354aef2009-06-12 11:29:00 +000053#define CONFIG_SYS_CLK 166666666 /* CPU Core Clock */
54#define CONFIG_SYS_PLL_ODR 0x36
55#define CONFIG_SYS_PLL_FDR 0x7D
56
57#define CONFIG_SYS_MBAR 0xFC000000
58
59/*
60 * Low Level Configuration Settings
61 * (address mappings, register initial values, etc.)
62 * You should know what you are doing if you make changes here.
63 */
64/* Definitions for initial stack pointer and data area (in DPRAM) */
65#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +020066#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in internal SRAM */
TsiChung Liewb354aef2009-06-12 11:29:00 +000067#define CONFIG_SYS_INIT_RAM_CTRL 0x221
Wolfgang Denk0191e472010-10-26 14:34:52 +020068#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 0x10)
TsiChung Liewb354aef2009-06-12 11:29:00 +000069#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
70
71/*
72 * Start addresses for the final memory configuration
73 * (Set up by the startup code)
74 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
75 */
76#define CONFIG_SYS_SDRAM_BASE 0x40000000
TsiChung Liewf6f4ec92010-03-10 18:50:22 -060077#define CONFIG_SYS_SDRAM_SIZE 32 /* SDRAM size in MB */
TsiChung Liewb354aef2009-06-12 11:29:00 +000078#define CONFIG_SYS_SDRAM_CFG1 0x43711630
79#define CONFIG_SYS_SDRAM_CFG2 0x56670000
80#define CONFIG_SYS_SDRAM_CTRL 0xE1002000
81#define CONFIG_SYS_SDRAM_EMOD 0x80010000
82#define CONFIG_SYS_SDRAM_MODE 0x00CD0000
83
TsiChung Liewb354aef2009-06-12 11:29:00 +000084#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
85#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
86
87#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
TsiChung Liewb354aef2009-06-12 11:29:00 +000088
89/*
90 * For booting Linux, the board info and command line data
91 * have to be in the first 8 MB of memory, since this is
92 * the maximum mapped by the Linux kernel during initialization ??
93 */
94#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
95#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
96
97/* FLASH organization */
TsiChung Liewb354aef2009-06-12 11:29:00 +000098#ifdef CONFIG_SYS_FLASH_CFI
TsiChung Liewb354aef2009-06-12 11:29:00 +000099# define CONFIG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */
100# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
TsiChung Liewb354aef2009-06-12 11:29:00 +0000101# define CONFIG_SYS_MAX_FLASH_SECT 254 /* max number of sectors on one chip */
TsiChung Liewb354aef2009-06-12 11:29:00 +0000102#endif
103
104#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
105
106/*
107 * Configuration for environment
108 * Environment is embedded in u-boot in the second sector of the flash
109 */
TsiChung Liewb354aef2009-06-12 11:29:00 +0000110
angelo@sysam.it6312a952015-03-29 22:54:16 +0200111#define LDS_BOARD_TEXT \
Simon Glass547cb402017-08-03 12:21:49 -0600112 . = DEFINED(env_offset) ? env_offset : .; \
113 env/embedded.o(.text*);
angelo@sysam.it6312a952015-03-29 22:54:16 +0200114
TsiChung Liewb354aef2009-06-12 11:29:00 +0000115/* Cache Configuration */
TsiChung Liewb354aef2009-06-12 11:29:00 +0000116
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600117#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200118 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600119#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200120 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600121#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV | CF_CACR_INVI)
122#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
123 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
124 CF_ACR_EN | CF_ACR_SM_ALL)
125#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CINV | \
126 CF_CACR_DISD | CF_CACR_INVI | \
127 CF_CACR_CEIB | CF_CACR_DCM | \
128 CF_CACR_EUSP)
129
TsiChung Liewb354aef2009-06-12 11:29:00 +0000130/* Chipselect bank definitions */
131/*
132 * CS0 - NOR Flash
133 * CS1 - Available
134 * CS2 - Available
135 * CS3 - Available
136 * CS4 - Available
137 * CS5 - Available
138 */
139#define CONFIG_SYS_CS0_BASE 0
140#define CONFIG_SYS_CS0_MASK 0x007F0001
141#define CONFIG_SYS_CS0_CTRL 0x00001FA0
142
143#endif /* _M5208EVBE_H */