blob: 51390f8fd84f329cab5ee7b582be4b94260ab982 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
wdenk1f045212002-03-10 14:37:15 +00002/*
Heiko Schochere7d9c4f2012-01-16 21:12:23 +00003 * Copyright (C) 2009 Sergey Kubushyn <ksi@koi8.net>
4 * Copyright (C) 2009 - 2013 Heiko Schocher <hs@denx.de>
5 * Changes for multibus/multiadapter I2C support.
6 *
wdenk1f045212002-03-10 14:37:15 +00007 * (C) Copyright 2001
8 * Gerald Van Baren, Custom IDEAS, vanbaren@cideas.com.
9 *
wdenk1f045212002-03-10 14:37:15 +000010 * The original I2C interface was
11 * (C) 2000 by Paolo Scaffardi (arsenio@tin.it)
12 * AIRVENT SAM s.p.a - RIMINI(ITALY)
13 * but has been changed substantially.
14 */
15
16#ifndef _I2C_H_
17#define _I2C_H_
18
Simon Glass0f2af882020-05-10 11:40:05 -060019#include <linker_lists.h>
20
wdenk1f045212002-03-10 14:37:15 +000021/*
Simon Glassc7a58902014-12-10 08:55:47 -070022 * For now there are essentially two parts to this file - driver model
Simon Glass0529b592021-07-10 21:14:32 -060023 * here at the top, and the older code below (with CONFIG_SYS_I2C_LEGACY being
Simon Glassc7a58902014-12-10 08:55:47 -070024 * most recent). The plan is to migrate everything to driver model.
25 * The driver model structures and API are separate as they are different
26 * enough as to be incompatible for compilation purposes.
27 */
28
Simon Glassc7a58902014-12-10 08:55:47 -070029enum dm_i2c_chip_flags {
30 DM_I2C_CHIP_10BIT = 1 << 0, /* Use 10-bit addressing */
31 DM_I2C_CHIP_RD_ADDRESS = 1 << 1, /* Send address for each read byte */
32 DM_I2C_CHIP_WR_ADDRESS = 1 << 2, /* Send address for each write byte */
33};
34
Simon Glass0d9dc0c2020-01-23 11:48:16 -070035/** enum i2c_speed_mode - standard I2C speed modes */
36enum i2c_speed_mode {
37 IC_SPEED_MODE_STANDARD,
38 IC_SPEED_MODE_FAST,
39 IC_SPEED_MODE_FAST_PLUS,
40 IC_SPEED_MODE_HIGH,
41 IC_SPEED_MODE_FAST_ULTRA,
42
43 IC_SPEED_MODE_COUNT,
44};
45
46/** enum i2c_speed_rate - standard I2C speeds in Hz */
47enum i2c_speed_rate {
48 I2C_SPEED_STANDARD_RATE = 100000,
49 I2C_SPEED_FAST_RATE = 400000,
50 I2C_SPEED_FAST_PLUS_RATE = 1000000,
51 I2C_SPEED_HIGH_RATE = 3400000,
52 I2C_SPEED_FAST_ULTRA_RATE = 5000000,
53};
54
55/** enum i2c_address_mode - available address modes */
56enum i2c_address_mode {
57 I2C_MODE_7_BIT,
58 I2C_MODE_10_BIT
59};
60
Simon Glass31cc5b42020-09-22 12:45:01 -060061/** enum i2c_device_t - Types of I2C devices, used for compatible strings */
62enum i2c_device_t {
63 I2C_DEVICE_GENERIC,
64 I2C_DEVICE_HID_OVER_I2C,
65};
66
Simon Glassd5ff0b92015-02-05 21:41:33 -070067struct udevice;
Simon Glassc7a58902014-12-10 08:55:47 -070068/**
69 * struct dm_i2c_chip - information about an i2c chip
70 *
71 * An I2C chip is a device on the I2C bus. It sits at a particular address
72 * and normally supports 7-bit or 10-bit addressing.
73 *
Simon Glass71fa5b42020-12-03 16:55:18 -070074 * To obtain this structure, use dev_get_parent_plat(dev) where dev is
Simon Glass713c3f02015-01-25 08:27:13 -070075 * the chip to examine.
Simon Glassc7a58902014-12-10 08:55:47 -070076 *
77 * @chip_addr: Chip address on bus
78 * @offset_len: Length of offset in bytes. A single byte offset can
79 * represent up to 256 bytes. A value larger than 1 may be
80 * needed for larger devices.
81 * @flags: Flags for this chip (dm_i2c_chip_flags)
Robert Beckett5f8e41a2019-10-28 17:44:57 +000082 * @chip_addr_offset_mask: Mask of offset bits within chip_addr. Used for
83 * devices which steal addresses as part of offset.
84 * If offset_len is zero, then the offset is encoded
85 * completely within the chip address itself.
86 * e.g. a devce with chip address of 0x2c with 512
87 * registers might use the bottom bit of the address
88 * to indicate which half of the address space is being
89 * accessed while still only using 1 byte offset.
90 * This means it will respond to chip address 0x2c and
91 * 0x2d.
92 * A real world example is the Atmel AT24C04. It's
93 * datasheet explains it's usage of this addressing
94 * mode.
Simon Glassc7a58902014-12-10 08:55:47 -070095 * @emul: Emulator for this chip address (only used for emulation)
Simon Glass65cb7592021-03-15 17:25:30 +130096 * @emul_idx: Emulator index, used for of-platdata and set by each i2c chip's
97 * bind() method. This allows i2c_emul_find() to work with of-platdata.
Simon Glassc7a58902014-12-10 08:55:47 -070098 */
99struct dm_i2c_chip {
100 uint chip_addr;
101 uint offset_len;
102 uint flags;
Robert Beckett5f8e41a2019-10-28 17:44:57 +0000103 uint chip_addr_offset_mask;
Simon Glassc7a58902014-12-10 08:55:47 -0700104#ifdef CONFIG_SANDBOX
105 struct udevice *emul;
Simon Glass4c70ed92015-04-20 12:37:15 -0600106 bool test_mode;
Simon Glass65cb7592021-03-15 17:25:30 +1300107 int emul_idx;
Simon Glassc7a58902014-12-10 08:55:47 -0700108#endif
109};
110
111/**
112 * struct dm_i2c_bus- information about an i2c bus
113 *
114 * An I2C bus contains 0 or more chips on it, each at its own address. The
115 * bus can operate at different speeds (measured in Hz, typically 100KHz
116 * or 400KHz).
117 *
Simon Glassde0977b2015-03-05 12:25:20 -0700118 * To obtain this structure, use dev_get_uclass_priv(bus) where bus is the
119 * I2C bus udevice.
Simon Glassc7a58902014-12-10 08:55:47 -0700120 *
121 * @speed_hz: Bus speed in hertz (typically 100000)
Lukasz Majewskibc9aad62019-04-04 12:35:34 +0200122 * @max_transaction_bytes: Maximal size of single I2C transfer
Simon Glassc7a58902014-12-10 08:55:47 -0700123 */
124struct dm_i2c_bus {
125 int speed_hz;
Lukasz Majewskibc9aad62019-04-04 12:35:34 +0200126 int max_transaction_bytes;
Simon Glassc7a58902014-12-10 08:55:47 -0700127};
128
Simon Glass727ff7d2015-07-02 18:15:41 -0600129/*
130 * Not all of these flags are implemented in the U-Boot API
131 */
132enum dm_i2c_msg_flags {
133 I2C_M_TEN = 0x0010, /* ten-bit chip address */
134 I2C_M_RD = 0x0001, /* read data, from slave to master */
135 I2C_M_STOP = 0x8000, /* send stop after this message */
136 I2C_M_NOSTART = 0x4000, /* no start before this message */
137 I2C_M_REV_DIR_ADDR = 0x2000, /* invert polarity of R/W bit */
138 I2C_M_IGNORE_NAK = 0x1000, /* continue after NAK */
139 I2C_M_NO_RD_ACK = 0x0800, /* skip the Ack bit on reads */
140 I2C_M_RECV_LEN = 0x0400, /* length is first received byte */
141};
142
143/**
144 * struct i2c_msg - an I2C message
145 *
146 * @addr: Slave address
147 * @flags: Flags (see enum dm_i2c_msg_flags)
148 * @len: Length of buffer in bytes, may be 0 for a probe
149 * @buf: Buffer to send/receive, or NULL if no data
150 */
151struct i2c_msg {
152 uint addr;
153 uint flags;
154 uint len;
155 u8 *buf;
156};
157
158/**
159 * struct i2c_msg_list - a list of I2C messages
160 *
161 * This is called i2c_rdwr_ioctl_data in Linux but the name does not seem
162 * appropriate in U-Boot.
163 *
164 * @msg: Pointer to i2c_msg array
165 * @nmsgs: Number of elements in the array
166 */
167struct i2c_msg_list {
168 struct i2c_msg *msgs;
169 uint nmsgs;
170};
171
Simon Glassc7a58902014-12-10 08:55:47 -0700172/**
Simon Glass7d722762015-01-12 18:02:07 -0700173 * dm_i2c_read() - read bytes from an I2C chip
Simon Glassc7a58902014-12-10 08:55:47 -0700174 *
175 * To obtain an I2C device (called a 'chip') given the I2C bus address you
176 * can use i2c_get_chip(). To obtain a bus by bus number use
177 * uclass_get_device_by_seq(UCLASS_I2C, <bus number>).
178 *
179 * To set the address length of a devce use i2c_set_addr_len(). It
180 * defaults to 1.
181 *
182 * @dev: Chip to read from
183 * @offset: Offset within chip to start reading
184 * @buffer: Place to put data
185 * @len: Number of bytes to read
186 *
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100187 * Return: 0 on success, -ve on failure
Simon Glassc7a58902014-12-10 08:55:47 -0700188 */
Simon Glass7d722762015-01-12 18:02:07 -0700189int dm_i2c_read(struct udevice *dev, uint offset, uint8_t *buffer, int len);
Simon Glassc7a58902014-12-10 08:55:47 -0700190
191/**
Simon Glass7d722762015-01-12 18:02:07 -0700192 * dm_i2c_write() - write bytes to an I2C chip
Simon Glassc7a58902014-12-10 08:55:47 -0700193 *
Simon Glass7d722762015-01-12 18:02:07 -0700194 * See notes for dm_i2c_read() above.
Simon Glassc7a58902014-12-10 08:55:47 -0700195 *
196 * @dev: Chip to write to
197 * @offset: Offset within chip to start writing
198 * @buffer: Buffer containing data to write
199 * @len: Number of bytes to write
200 *
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100201 * Return: 0 on success, -ve on failure
Simon Glassc7a58902014-12-10 08:55:47 -0700202 */
Simon Glass7d722762015-01-12 18:02:07 -0700203int dm_i2c_write(struct udevice *dev, uint offset, const uint8_t *buffer,
204 int len);
Simon Glassc7a58902014-12-10 08:55:47 -0700205
206/**
Simon Glass7d722762015-01-12 18:02:07 -0700207 * dm_i2c_probe() - probe a particular chip address
Simon Glassc7a58902014-12-10 08:55:47 -0700208 *
209 * This can be useful to check for the existence of a chip on the bus.
210 * It is typically implemented by writing the chip address to the bus
211 * and checking that the chip replies with an ACK.
212 *
213 * @bus: Bus to probe
214 * @chip_addr: 7-bit address to probe (10-bit and others are not supported)
215 * @chip_flags: Flags for the probe (see enum dm_i2c_chip_flags)
216 * @devp: Returns the device found, or NULL if none
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100217 * Return: 0 if a chip was found at that address, -ve if not
Simon Glassc7a58902014-12-10 08:55:47 -0700218 */
Simon Glass7d722762015-01-12 18:02:07 -0700219int dm_i2c_probe(struct udevice *bus, uint chip_addr, uint chip_flags,
220 struct udevice **devp);
Simon Glassc7a58902014-12-10 08:55:47 -0700221
222/**
Simon Glass0c702612015-04-20 12:37:14 -0600223 * dm_i2c_reg_read() - Read a value from an I2C register
224 *
225 * This reads a single value from the given address in an I2C chip
226 *
Simon Glasscefb0ef2015-07-02 18:15:40 -0600227 * @dev: Device to use for transfer
Simon Glass0c702612015-04-20 12:37:14 -0600228 * @addr: Address to read from
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100229 * Return: value read, or -ve on error
Simon Glass0c702612015-04-20 12:37:14 -0600230 */
231int dm_i2c_reg_read(struct udevice *dev, uint offset);
232
233/**
234 * dm_i2c_reg_write() - Write a value to an I2C register
235 *
236 * This writes a single value to the given address in an I2C chip
237 *
Simon Glasscefb0ef2015-07-02 18:15:40 -0600238 * @dev: Device to use for transfer
Simon Glass0c702612015-04-20 12:37:14 -0600239 * @addr: Address to write to
240 * @val: Value to write (normally a byte)
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100241 * Return: 0 on success, -ve on error
Simon Glass0c702612015-04-20 12:37:14 -0600242 */
243int dm_i2c_reg_write(struct udevice *dev, uint offset, unsigned int val);
244
245/**
Sebastian Reichel8e841fb2021-07-15 17:39:59 +0200246 * dm_i2c_reg_clrset() - Apply bitmask to an I2C register
247 *
248 * Read value, apply bitmask and write modified value back to the
249 * given address in an I2C chip
250 *
251 * @dev: Device to use for transfer
252 * @offset: Address for the R/W operation
253 * @clr: Bitmask of bits that should be cleared
254 * @set: Bitmask of bits that should be set
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100255 * Return: 0 on success, -ve on error
Sebastian Reichel8e841fb2021-07-15 17:39:59 +0200256 */
257int dm_i2c_reg_clrset(struct udevice *dev, uint offset, u32 clr, u32 set);
258
259/**
Simon Glassf2818852015-07-02 18:15:42 -0600260 * dm_i2c_xfer() - Transfer messages over I2C
261 *
262 * This transfers a raw message. It is best to use dm_i2c_reg_read/write()
263 * instead.
264 *
265 * @dev: Device to use for transfer
266 * @msg: List of messages to transfer
267 * @nmsgs: Number of messages to transfer
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100268 * Return: 0 on success, -ve on error
Simon Glassf2818852015-07-02 18:15:42 -0600269 */
270int dm_i2c_xfer(struct udevice *dev, struct i2c_msg *msg, int nmsgs);
271
272/**
Simon Glasse4e8ff22015-02-05 21:41:32 -0700273 * dm_i2c_set_bus_speed() - set the speed of a bus
Simon Glassc7a58902014-12-10 08:55:47 -0700274 *
275 * @bus: Bus to adjust
276 * @speed: Requested speed in Hz
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100277 * Return: 0 if OK, -EINVAL for invalid values
Simon Glassc7a58902014-12-10 08:55:47 -0700278 */
Simon Glasse4e8ff22015-02-05 21:41:32 -0700279int dm_i2c_set_bus_speed(struct udevice *bus, unsigned int speed);
Simon Glassc7a58902014-12-10 08:55:47 -0700280
281/**
Simon Glasse4e8ff22015-02-05 21:41:32 -0700282 * dm_i2c_get_bus_speed() - get the speed of a bus
Simon Glassc7a58902014-12-10 08:55:47 -0700283 *
284 * @bus: Bus to check
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100285 * Return: speed of selected I2C bus in Hz, -ve on error
Simon Glassc7a58902014-12-10 08:55:47 -0700286 */
Simon Glasse4e8ff22015-02-05 21:41:32 -0700287int dm_i2c_get_bus_speed(struct udevice *bus);
Simon Glassc7a58902014-12-10 08:55:47 -0700288
289/**
290 * i2c_set_chip_flags() - set flags for a chip
291 *
292 * Typically addresses are 7 bits, but for 10-bit addresses you should set
293 * flags to DM_I2C_CHIP_10BIT. All accesses will then use 10-bit addressing.
294 *
295 * @dev: Chip to adjust
296 * @flags: New flags
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100297 * Return: 0 if OK, -EINVAL if value is unsupported, other -ve value on error
Simon Glassc7a58902014-12-10 08:55:47 -0700298 */
299int i2c_set_chip_flags(struct udevice *dev, uint flags);
300
301/**
302 * i2c_get_chip_flags() - get flags for a chip
303 *
304 * @dev: Chip to check
305 * @flagsp: Place to put flags
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100306 * Return: 0 if OK, other -ve value on error
Simon Glassc7a58902014-12-10 08:55:47 -0700307 */
308int i2c_get_chip_flags(struct udevice *dev, uint *flagsp);
309
310/**
311 * i2c_set_offset_len() - set the offset length for a chip
312 *
313 * The offset used to access a chip may be up to 4 bytes long. Typically it
314 * is only 1 byte, which is enough for chips with 256 bytes of memory or
315 * registers. The default value is 1, but you can call this function to
316 * change it.
317 *
318 * @offset_len: New offset length value (typically 1 or 2)
319 */
Simon Glassc7a58902014-12-10 08:55:47 -0700320int i2c_set_chip_offset_len(struct udevice *dev, uint offset_len);
Simon Glass9a1589a2015-05-04 11:30:58 -0600321
322/**
323 * i2c_get_offset_len() - get the offset length for a chip
324 *
325 * @return: Current offset length value (typically 1 or 2)
326 */
327int i2c_get_chip_offset_len(struct udevice *dev);
328
Simon Glassc7a58902014-12-10 08:55:47 -0700329/**
Robert Beckett5f8e41a2019-10-28 17:44:57 +0000330 * i2c_set_chip_addr_offset_mask() - set mask of address bits usable by offset
331 *
332 * Some devices listen on multiple chip addresses to achieve larger offsets
333 * than their single or multiple byte offsets would allow for. You can use this
334 * function to set the bits that are valid to be used for offset overflow.
335 *
336 * @mask: The mask to be used for high offset bits within address
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100337 * Return: 0 if OK, other -ve value on error
Robert Beckett5f8e41a2019-10-28 17:44:57 +0000338 */
339int i2c_set_chip_addr_offset_mask(struct udevice *dev, uint mask);
340
341/*
342 * i2c_get_chip_addr_offset_mask() - get mask of address bits usable by offset
343 *
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100344 * Return: current chip addr offset mask
Robert Beckett5f8e41a2019-10-28 17:44:57 +0000345 */
346uint i2c_get_chip_addr_offset_mask(struct udevice *dev);
347
348/**
Simon Glassc7a58902014-12-10 08:55:47 -0700349 * i2c_deblock() - recover a bus that is in an unknown state
350 *
351 * See the deblock() method in 'struct dm_i2c_ops' for full information
352 *
353 * @bus: Bus to recover
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100354 * Return: 0 if OK, -ve on error
Simon Glassc7a58902014-12-10 08:55:47 -0700355 */
356int i2c_deblock(struct udevice *bus);
357
Simon Glassc7a58902014-12-10 08:55:47 -0700358/**
Marek Vasute2af3412020-02-07 16:57:50 +0100359 * i2c_deblock_gpio_loop() - recover a bus from an unknown state by toggling SDA/SCL
360 *
361 * This is the inner logic used for toggling I2C SDA/SCL lines as GPIOs
362 * for deblocking the I2C bus.
363 *
364 * @sda_pin: SDA GPIO
365 * @scl_pin: SCL GPIO
366 * @scl_count: Number of SCL clock cycles generated to deblock SDA
Marek Vasut39de9252020-02-07 16:57:51 +0100367 * @start_count:Number of I2C start conditions sent after deblocking SDA
Marek Vasute2af3412020-02-07 16:57:50 +0100368 * @delay: Delay between SCL clock line changes
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100369 * Return: 0 if OK, -ve on error
Marek Vasute2af3412020-02-07 16:57:50 +0100370 */
371struct gpio_desc;
372int i2c_deblock_gpio_loop(struct gpio_desc *sda_pin, struct gpio_desc *scl_pin,
Marek Vasut39de9252020-02-07 16:57:51 +0100373 unsigned int scl_count, unsigned int start_count,
374 unsigned int delay);
Marek Vasute2af3412020-02-07 16:57:50 +0100375
376/**
Simon Glassc7a58902014-12-10 08:55:47 -0700377 * struct dm_i2c_ops - driver operations for I2C uclass
378 *
379 * Drivers should support these operations unless otherwise noted. These
380 * operations are intended to be used by uclass code, not directly from
381 * other code.
382 */
383struct dm_i2c_ops {
384 /**
385 * xfer() - transfer a list of I2C messages
386 *
387 * @bus: Bus to read from
388 * @msg: List of messages to transfer
389 * @nmsgs: Number of messages in the list
390 * @return 0 if OK, -EREMOTEIO if the slave did not ACK a byte,
391 * -ECOMM if the speed cannot be supported, -EPROTO if the chip
392 * flags cannot be supported, other -ve value on some other error
393 */
394 int (*xfer)(struct udevice *bus, struct i2c_msg *msg, int nmsgs);
395
396 /**
397 * probe_chip() - probe for the presense of a chip address
398 *
399 * This function is optional. If omitted, the uclass will send a zero
400 * length message instead.
401 *
402 * @bus: Bus to probe
403 * @chip_addr: Chip address to probe
404 * @chip_flags: Probe flags (enum dm_i2c_chip_flags)
405 * @return 0 if chip was found, -EREMOTEIO if not, -ENOSYS to fall back
406 * to default probem other -ve value on error
407 */
408 int (*probe_chip)(struct udevice *bus, uint chip_addr, uint chip_flags);
409
410 /**
411 * set_bus_speed() - set the speed of a bus (optional)
412 *
413 * The bus speed value will be updated by the uclass if this function
414 * does not return an error. This method is optional - if it is not
415 * provided then the driver can read the speed from
Simon Glassde0977b2015-03-05 12:25:20 -0700416 * dev_get_uclass_priv(bus)->speed_hz
Simon Glassc7a58902014-12-10 08:55:47 -0700417 *
418 * @bus: Bus to adjust
419 * @speed: Requested speed in Hz
420 * @return 0 if OK, -EINVAL for invalid values
421 */
422 int (*set_bus_speed)(struct udevice *bus, unsigned int speed);
423
424 /**
425 * get_bus_speed() - get the speed of a bus (optional)
426 *
427 * Normally this can be provided by the uclass, but if you want your
428 * driver to check the bus speed by looking at the hardware, you can
429 * implement that here. This method is optional. This method would
Simon Glassde0977b2015-03-05 12:25:20 -0700430 * normally be expected to return dev_get_uclass_priv(bus)->speed_hz.
Simon Glassc7a58902014-12-10 08:55:47 -0700431 *
432 * @bus: Bus to check
433 * @return speed of selected I2C bus in Hz, -ve on error
434 */
435 int (*get_bus_speed)(struct udevice *bus);
436
437 /**
438 * set_flags() - set the flags for a chip (optional)
439 *
440 * This is generally implemented by the uclass, but drivers can
441 * check the value to ensure that unsupported options are not used.
442 * This method is optional. If provided, this method will always be
443 * called when the flags change.
444 *
445 * @dev: Chip to adjust
446 * @flags: New flags value
447 * @return 0 if OK, -EINVAL if value is unsupported
448 */
449 int (*set_flags)(struct udevice *dev, uint flags);
450
451 /**
452 * deblock() - recover a bus that is in an unknown state
453 *
454 * I2C is a synchronous protocol and resets of the processor in the
455 * middle of an access can block the I2C Bus until a powerdown of
456 * the full unit is done. This is because slaves can be stuck
457 * waiting for addition bus transitions for a transaction that will
458 * never complete. Resetting the I2C master does not help. The only
459 * way is to force the bus through a series of transitions to make
460 * sure that all slaves are done with the transaction. This method
461 * performs this 'deblocking' if support by the driver.
462 *
463 * This method is optional.
464 */
465 int (*deblock)(struct udevice *bus);
466};
467
468#define i2c_get_ops(dev) ((struct dm_i2c_ops *)(dev)->driver->ops)
469
470/**
Simon Glass2a80c402015-08-03 08:19:21 -0600471 * struct i2c_mux_ops - operations for an I2C mux
472 *
473 * The current mux state is expected to be stored in the mux itself since
474 * it is the only thing that knows how to make things work. The mux can
475 * record the current state and then avoid switching unless it is necessary.
476 * So select() can be skipped if the mux is already in the correct state.
477 * Also deselect() can be made a nop if required.
478 */
479struct i2c_mux_ops {
480 /**
481 * select() - select one of of I2C buses attached to a mux
482 *
483 * This will be called when there is no bus currently selected by the
484 * mux. This method does not need to deselect the old bus since
485 * deselect() will be already have been called if necessary.
486 *
487 * @mux: Mux device
488 * @bus: I2C bus to select
489 * @channel: Channel number correponding to the bus to select
490 * @return 0 if OK, -ve on error
491 */
492 int (*select)(struct udevice *mux, struct udevice *bus, uint channel);
493
494 /**
495 * deselect() - select one of of I2C buses attached to a mux
496 *
497 * This is used to deselect the currently selected I2C bus.
498 *
499 * @mux: Mux device
500 * @bus: I2C bus to deselect
501 * @channel: Channel number correponding to the bus to deselect
502 * @return 0 if OK, -ve on error
503 */
504 int (*deselect)(struct udevice *mux, struct udevice *bus, uint channel);
505};
506
507#define i2c_mux_get_ops(dev) ((struct i2c_mux_ops *)(dev)->driver->ops)
508
509/**
Simon Glassc7a58902014-12-10 08:55:47 -0700510 * i2c_get_chip() - get a device to use to access a chip on a bus
511 *
512 * This returns the device for the given chip address. The device can then
513 * be used with calls to i2c_read(), i2c_write(), i2c_probe(), etc.
514 *
515 * @bus: Bus to examine
516 * @chip_addr: Chip address for the new device
Simon Glassa2723ae2015-01-25 08:26:55 -0700517 * @offset_len: Length of a register offset in bytes (normally 1)
Simon Glassc7a58902014-12-10 08:55:47 -0700518 * @devp: Returns pointer to new device if found or -ENODEV if not
519 * found
520 */
Simon Glassa2723ae2015-01-25 08:26:55 -0700521int i2c_get_chip(struct udevice *bus, uint chip_addr, uint offset_len,
522 struct udevice **devp);
Simon Glassc7a58902014-12-10 08:55:47 -0700523
524/**
Stefan Roesec2df68ff2015-11-25 07:41:58 +0100525 * i2c_get_chip_for_busnum() - get a device to use to access a chip on
526 * a bus number
Simon Glassc7a58902014-12-10 08:55:47 -0700527 *
528 * This returns the device for the given chip address on a particular bus
529 * number.
530 *
531 * @busnum: Bus number to examine
532 * @chip_addr: Chip address for the new device
Simon Glassa2723ae2015-01-25 08:26:55 -0700533 * @offset_len: Length of a register offset in bytes (normally 1)
Simon Glassc7a58902014-12-10 08:55:47 -0700534 * @devp: Returns pointer to new device if found or -ENODEV if not
535 * found
536 */
Simon Glassa2723ae2015-01-25 08:26:55 -0700537int i2c_get_chip_for_busnum(int busnum, int chip_addr, uint offset_len,
538 struct udevice **devp);
Simon Glassc7a58902014-12-10 08:55:47 -0700539
540/**
Simon Glassaad29ae2020-12-03 16:55:21 -0700541 * i2c_chip_of_to_plat() - Decode standard I2C platform data
Simon Glassc7a58902014-12-10 08:55:47 -0700542 *
543 * This decodes the chip address from a device tree node and puts it into
544 * its dm_i2c_chip structure. This should be called in your driver's
Simon Glassaad29ae2020-12-03 16:55:21 -0700545 * of_to_plat() method.
Simon Glassc7a58902014-12-10 08:55:47 -0700546 *
547 * @blob: Device tree blob
548 * @node: Node offset to read from
549 * @spi: Place to put the decoded information
550 */
Simon Glassaad29ae2020-12-03 16:55:21 -0700551int i2c_chip_of_to_plat(struct udevice *dev, struct dm_i2c_chip *chip);
Simon Glassc7a58902014-12-10 08:55:47 -0700552
Simon Glassa8e64c42015-07-02 18:15:39 -0600553/**
554 * i2c_dump_msgs() - Dump a list of I2C messages
555 *
556 * This may be useful for debugging.
557 *
558 * @msg: Message list to dump
559 * @nmsgs: Number of messages
560 */
561void i2c_dump_msgs(struct i2c_msg *msg, int nmsgs);
562
Simon Glass4b0ecc62018-11-18 08:14:33 -0700563/**
564 * i2c_emul_find() - Find an emulator for an i2c sandbox device
565 *
566 * This looks at the device's 'emul' phandle
567 *
568 * @dev: Device to find an emulator for
569 * @emulp: Returns the associated emulator, if found *
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100570 * Return: 0 if OK, -ENOENT or -ENODEV if not found
Simon Glass4b0ecc62018-11-18 08:14:33 -0700571 */
572int i2c_emul_find(struct udevice *dev, struct udevice **emulp);
573
574/**
Simon Glass65cb7592021-03-15 17:25:30 +1300575 * i2c_emul_set_idx() - Set the emulator index for an i2c sandbox device
576 *
577 * With of-platdata we cannot find the emulator using the device tree, so rely
578 * on the bind() method of each i2c driver calling this function to tell us
579 * the of-platdata idx of the emulator
580 *
581 * @dev: i2c device to set the emulator for
582 * @emul_idx: of-platdata index for that emulator
583 */
584void i2c_emul_set_idx(struct udevice *dev, int emul_idx);
585
586/**
Simon Glass4b0ecc62018-11-18 08:14:33 -0700587 * i2c_emul_get_device() - Find the device being emulated
588 *
589 * Given an emulator this returns the associated device
590 *
591 * @emul: Emulator for the device
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100592 * Return: device that @emul is emulating
Simon Glass4b0ecc62018-11-18 08:14:33 -0700593 */
594struct udevice *i2c_emul_get_device(struct udevice *emul);
595
Simon Glass31cc5b42020-09-22 12:45:01 -0600596/* ACPI operations for generic I2C devices */
597extern struct acpi_ops i2c_acpi_ops;
598
599/**
Simon Glassaad29ae2020-12-03 16:55:21 -0700600 * acpi_i2c_of_to_plat() - Read properties intended for ACPI
Simon Glass31cc5b42020-09-22 12:45:01 -0600601 *
602 * This reads the generic I2C properties from the device tree, so that these
603 * can be used to create ACPI information for the device.
604 *
605 * See the i2c/generic-acpi.txt binding file for information about the
606 * properties.
607 *
608 * @dev: I2C device to process
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100609 * Return: 0 if OK, -EINVAL if acpi,hid is not present
Simon Glass31cc5b42020-09-22 12:45:01 -0600610 */
Simon Glassaad29ae2020-12-03 16:55:21 -0700611int acpi_i2c_of_to_plat(struct udevice *dev);
Simon Glass31cc5b42020-09-22 12:45:01 -0600612
Tom Rini714482a2021-08-18 23:12:25 -0400613#ifdef CONFIG_SYS_I2C_EARLY_INIT
614void i2c_early_init_f(void);
615#endif
616
Igor Opaniukf7c91762021-02-09 13:52:45 +0200617#if !CONFIG_IS_ENABLED(DM_I2C)
Simon Glassc7a58902014-12-10 08:55:47 -0700618
619/*
wdenk1f045212002-03-10 14:37:15 +0000620 * WARNING WARNING WARNING WARNING WARNING WARNING WARNING WARNING
621 *
622 * The implementation MUST NOT use static or global variables if the
623 * I2C routines are used to read SDRAM configuration information
624 * because this is done before the memories are initialized. Limited
625 * use of stack-based variables are OK (the initial stack size is
626 * limited).
627 *
628 * WARNING WARNING WARNING WARNING WARNING WARNING WARNING WARNING
629 */
630
631/*
632 * Configuration items.
633 */
634#define I2C_RXTX_LEN 128 /* maximum tx/rx buffer length */
635
Tom Rini6a5dccc2022-11-16 13:10:41 -0500636#if !defined(CFG_SYS_I2C_MAX_HOPS)
Heiko Schochere7d9c4f2012-01-16 21:12:23 +0000637/* no muxes used bus = i2c adapters */
638#define CONFIG_SYS_I2C_DIRECT_BUS 1
Tom Rini6a5dccc2022-11-16 13:10:41 -0500639#define CFG_SYS_I2C_MAX_HOPS 0
Tom Rini0a2bac72022-11-16 13:10:29 -0500640#define CFG_SYS_NUM_I2C_BUSES ll_entry_count(struct i2c_adapter, i2c)
Stefan Roesed07117e2007-02-20 10:27:08 +0100641#else
Heiko Schochere7d9c4f2012-01-16 21:12:23 +0000642/* we use i2c muxes */
643#undef CONFIG_SYS_I2C_DIRECT_BUS
Stefan Roesed07117e2007-02-20 10:27:08 +0100644#endif
645
Stefan Roese9de4fcb2007-03-01 07:03:25 +0100646/* define the I2C bus number for RTC and DTT if not already done */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500647#if !defined(CFG_SYS_RTC_BUS_NUM)
648#define CFG_SYS_RTC_BUS_NUM 0
Stefan Roese9de4fcb2007-03-01 07:03:25 +0100649#endif
Stefan Roese9de4fcb2007-03-01 07:03:25 +0100650
Heiko Schochere7d9c4f2012-01-16 21:12:23 +0000651struct i2c_adapter {
652 void (*init)(struct i2c_adapter *adap, int speed,
653 int slaveaddr);
654 int (*probe)(struct i2c_adapter *adap, uint8_t chip);
655 int (*read)(struct i2c_adapter *adap, uint8_t chip,
656 uint addr, int alen, uint8_t *buffer,
657 int len);
658 int (*write)(struct i2c_adapter *adap, uint8_t chip,
659 uint addr, int alen, uint8_t *buffer,
660 int len);
661 uint (*set_bus_speed)(struct i2c_adapter *adap,
662 uint speed);
663 int speed;
Hannes Petermaierd5885052014-02-03 21:22:18 +0100664 int waitdelay;
Heiko Schochere7d9c4f2012-01-16 21:12:23 +0000665 int slaveaddr;
666 int init_done;
667 int hwadapnr;
668 char *name;
669};
670
671#define U_BOOT_I2C_MKENT_COMPLETE(_init, _probe, _read, _write, \
672 _set_speed, _speed, _slaveaddr, _hwadapnr, _name) \
673 { \
674 .init = _init, \
675 .probe = _probe, \
676 .read = _read, \
677 .write = _write, \
678 .set_bus_speed = _set_speed, \
679 .speed = _speed, \
680 .slaveaddr = _slaveaddr, \
681 .init_done = 0, \
682 .hwadapnr = _hwadapnr, \
683 .name = #_name \
684};
685
686#define U_BOOT_I2C_ADAP_COMPLETE(_name, _init, _probe, _read, _write, \
687 _set_speed, _speed, _slaveaddr, _hwadapnr) \
688 ll_entry_declare(struct i2c_adapter, _name, i2c) = \
689 U_BOOT_I2C_MKENT_COMPLETE(_init, _probe, _read, _write, \
690 _set_speed, _speed, _slaveaddr, _hwadapnr, _name);
691
692struct i2c_adapter *i2c_get_adapter(int index);
693
694#ifndef CONFIG_SYS_I2C_DIRECT_BUS
695struct i2c_mux {
696 int id;
697 char name[16];
698};
699
700struct i2c_next_hop {
701 struct i2c_mux mux;
702 uint8_t chip;
703 uint8_t channel;
704};
705
706struct i2c_bus_hose {
707 int adapter;
Tom Rini6a5dccc2022-11-16 13:10:41 -0500708 struct i2c_next_hop next_hop[CFG_SYS_I2C_MAX_HOPS];
Heiko Schochere7d9c4f2012-01-16 21:12:23 +0000709};
710#define I2C_NULL_HOP {{-1, ""}, 0, 0}
711extern struct i2c_bus_hose i2c_bus[];
712
713#define I2C_ADAPTER(bus) i2c_bus[bus].adapter
714#else
715#define I2C_ADAPTER(bus) bus
716#endif
717#define I2C_BUS gd->cur_i2c_bus
718
719#define I2C_ADAP_NR(bus) i2c_get_adapter(I2C_ADAPTER(bus))
720#define I2C_ADAP I2C_ADAP_NR(gd->cur_i2c_bus)
721#define I2C_ADAP_HWNR (I2C_ADAP->hwadapnr)
722
723#ifndef CONFIG_SYS_I2C_DIRECT_BUS
724#define I2C_MUX_PCA9540_ID 1
725#define I2C_MUX_PCA9540 {I2C_MUX_PCA9540_ID, "PCA9540B"}
726#define I2C_MUX_PCA9542_ID 2
727#define I2C_MUX_PCA9542 {I2C_MUX_PCA9542_ID, "PCA9542A"}
728#define I2C_MUX_PCA9544_ID 3
729#define I2C_MUX_PCA9544 {I2C_MUX_PCA9544_ID, "PCA9544A"}
730#define I2C_MUX_PCA9547_ID 4
731#define I2C_MUX_PCA9547 {I2C_MUX_PCA9547_ID, "PCA9547A"}
Michael Burra04a55c2013-09-23 22:35:45 +0000732#define I2C_MUX_PCA9548_ID 5
733#define I2C_MUX_PCA9548 {I2C_MUX_PCA9548_ID, "PCA9548"}
Heiko Schochere7d9c4f2012-01-16 21:12:23 +0000734#endif
wdenk6b58f332003-03-14 20:47:52 +0000735
Heiko Schocherdc7d22a2008-10-15 09:35:26 +0200736#ifndef I2C_SOFT_DECLARATIONS
Heiko Schocher71cb3e92017-06-07 17:33:10 +0200737# if (defined(CONFIG_AT91RM9200) || \
Jens Scharsiga4db1ca2010-02-03 22:46:58 +0100738 defined(CONFIG_AT91SAM9260) || defined(CONFIG_AT91SAM9261) || \
Andreas Bießmanna8649792013-10-30 15:18:18 +0100739 defined(CONFIG_AT91SAM9263))
esw@bus-elektronik.de5082bab2011-12-20 06:05:30 +0000740# define I2C_SOFT_DECLARATIONS at91_pio_t *pio = (at91_pio_t *) ATMEL_BASE_PIOA;
Heiko Schocherdc7d22a2008-10-15 09:35:26 +0200741# else
742# define I2C_SOFT_DECLARATIONS
743# endif
744#endif
Timur Tabi13d598f2008-12-03 11:28:30 -0600745
Peter Tyser769069e2009-04-24 15:34:05 -0500746/*
wdenk1f045212002-03-10 14:37:15 +0000747 * Initialization, must be called once on start up, may be called
748 * repeatedly to change the speed and slave addresses.
749 */
750void i2c_init(int speed, int slaveaddr);
wdenk1f045212002-03-10 14:37:15 +0000751void i2c_init_board(void);
wdenk1f045212002-03-10 14:37:15 +0000752
Tom Rini52b2e262021-08-18 23:12:24 -0400753#if CONFIG_IS_ENABLED(SYS_I2C_LEGACY)
Heiko Schochere7d9c4f2012-01-16 21:12:23 +0000754/*
Heiko Schochere7d9c4f2012-01-16 21:12:23 +0000755 * i2c_get_bus_num:
756 *
757 * Returns index of currently active I2C bus. Zero-based.
758 */
759unsigned int i2c_get_bus_num(void);
Heiko Schocher6ee861b2008-10-15 09:39:47 +0200760
Heiko Schochere7d9c4f2012-01-16 21:12:23 +0000761/*
762 * i2c_set_bus_num:
763 *
764 * Change the active I2C bus. Subsequent read/write calls will
765 * go to this one.
766 *
767 * bus - bus index, zero based
768 *
769 * Returns: 0 on success, not 0 on failure
770 *
771 */
772int i2c_set_bus_num(unsigned int bus);
Heiko Schocher6ee861b2008-10-15 09:39:47 +0200773
Heiko Schochere7d9c4f2012-01-16 21:12:23 +0000774/*
775 * i2c_init_all():
776 *
777 * Initializes all I2C adapters in the system. All i2c_adap structures must
778 * be initialized beforehead with function pointers and data, including
779 * speed and slaveaddr. Returns 0 on success, non-0 on failure.
780 */
781void i2c_init_all(void);
Heiko Schocher6ee861b2008-10-15 09:39:47 +0200782
Heiko Schochere7d9c4f2012-01-16 21:12:23 +0000783/*
784 * Probe the given I2C chip address. Returns 0 if a chip responded,
785 * not 0 on failure.
786 */
787int i2c_probe(uint8_t chip);
788
789/*
790 * Read/Write interface:
791 * chip: I2C chip address, range 0..127
792 * addr: Memory (register) address within the chip
793 * alen: Number of bytes to use for addr (typically 1, 2 for larger
794 * memories, 0 for register type devices with only one
795 * register)
796 * buffer: Where to read/write the data
797 * len: How many bytes to read/write
798 *
799 * Returns: 0 on success, not 0 on failure
800 */
801int i2c_read(uint8_t chip, unsigned int addr, int alen,
802 uint8_t *buffer, int len);
803
804int i2c_write(uint8_t chip, unsigned int addr, int alen,
805 uint8_t *buffer, int len);
806
807/*
808 * Utility routines to read/write registers.
809 */
810uint8_t i2c_reg_read(uint8_t addr, uint8_t reg);
811
812void i2c_reg_write(uint8_t addr, uint8_t reg, uint8_t val);
813
814/*
815 * i2c_set_bus_speed:
816 *
817 * Change the speed of the active I2C bus
818 *
819 * speed - bus speed in Hz
820 *
821 * Returns: new bus speed
822 *
823 */
824unsigned int i2c_set_bus_speed(unsigned int speed);
825
826/*
827 * i2c_get_bus_speed:
828 *
829 * Returns speed of currently active I2C bus in Hz
830 */
831
832unsigned int i2c_get_bus_speed(void);
833
Heiko Schochere7d9c4f2012-01-16 21:12:23 +0000834#else
Heiko Schocher6ee861b2008-10-15 09:39:47 +0200835
wdenk1f045212002-03-10 14:37:15 +0000836/*
837 * Probe the given I2C chip address. Returns 0 if a chip responded,
838 * not 0 on failure.
839 */
840int i2c_probe(uchar chip);
841
842/*
843 * Read/Write interface:
844 * chip: I2C chip address, range 0..127
845 * addr: Memory (register) address within the chip
846 * alen: Number of bytes to use for addr (typically 1, 2 for larger
847 * memories, 0 for register type devices with only one
848 * register)
849 * buffer: Where to read/write the data
850 * len: How many bytes to read/write
851 *
852 * Returns: 0 on success, not 0 on failure
853 */
854int i2c_read(uchar chip, uint addr, int alen, uchar *buffer, int len);
855int i2c_write(uchar chip, uint addr, int alen, uchar *buffer, int len);
856
857/*
858 * Utility routines to read/write registers.
859 */
Timur Tabi13d598f2008-12-03 11:28:30 -0600860static inline u8 i2c_reg_read(u8 addr, u8 reg)
861{
862 u8 buf;
863
Timur Tabi13d598f2008-12-03 11:28:30 -0600864#ifdef DEBUG
865 printf("%s: addr=0x%02x, reg=0x%02x\n", __func__, addr, reg);
866#endif
867
Timur Tabi13d598f2008-12-03 11:28:30 -0600868 i2c_read(addr, reg, 1, &buf, 1);
Timur Tabi13d598f2008-12-03 11:28:30 -0600869
870 return buf;
871}
872
873static inline void i2c_reg_write(u8 addr, u8 reg, u8 val)
874{
Timur Tabi13d598f2008-12-03 11:28:30 -0600875#ifdef DEBUG
876 printf("%s: addr=0x%02x, reg=0x%02x, val=0x%02x\n",
877 __func__, addr, reg, val);
878#endif
879
Timur Tabi13d598f2008-12-03 11:28:30 -0600880 i2c_write(addr, reg, 1, &val, 1);
Timur Tabi13d598f2008-12-03 11:28:30 -0600881}
wdenk1f045212002-03-10 14:37:15 +0000882
Ben Warren45657152006-09-07 16:50:54 -0400883/*
884 * Functions for setting the current I2C bus and its speed
885 */
886
887/*
888 * i2c_set_bus_num:
889 *
890 * Change the active I2C bus. Subsequent read/write calls will
891 * go to this one.
892 *
Wolfgang Denka1be4762008-05-20 16:00:29 +0200893 * bus - bus index, zero based
Ben Warren45657152006-09-07 16:50:54 -0400894 *
Wolfgang Denka1be4762008-05-20 16:00:29 +0200895 * Returns: 0 on success, not 0 on failure
Ben Warren45657152006-09-07 16:50:54 -0400896 *
897 */
Timur Tabic0b114a2006-10-31 21:23:16 -0600898int i2c_set_bus_num(unsigned int bus);
Ben Warren45657152006-09-07 16:50:54 -0400899
900/*
901 * i2c_get_bus_num:
902 *
903 * Returns index of currently active I2C bus. Zero-based.
904 */
905
Timur Tabic0b114a2006-10-31 21:23:16 -0600906unsigned int i2c_get_bus_num(void);
Ben Warren45657152006-09-07 16:50:54 -0400907
908/*
909 * i2c_set_bus_speed:
910 *
911 * Change the speed of the active I2C bus
912 *
Wolfgang Denka1be4762008-05-20 16:00:29 +0200913 * speed - bus speed in Hz
Ben Warren45657152006-09-07 16:50:54 -0400914 *
Wolfgang Denka1be4762008-05-20 16:00:29 +0200915 * Returns: 0 on success, not 0 on failure
Ben Warren45657152006-09-07 16:50:54 -0400916 *
917 */
Timur Tabic0b114a2006-10-31 21:23:16 -0600918int i2c_set_bus_speed(unsigned int);
Ben Warren45657152006-09-07 16:50:54 -0400919
920/*
921 * i2c_get_bus_speed:
922 *
923 * Returns speed of currently active I2C bus in Hz
924 */
925
Timur Tabic0b114a2006-10-31 21:23:16 -0600926unsigned int i2c_get_bus_speed(void);
Simon Glass0529b592021-07-10 21:14:32 -0600927#endif /* CONFIG_SYS_I2C_LEGACY */
Heiko Schochere7d9c4f2012-01-16 21:12:23 +0000928
929/*
930 * only for backwardcompatibility, should go away if we switched
931 * completely to new multibus support.
932 */
Tom Rini52b2e262021-08-18 23:12:24 -0400933#if CONFIG_IS_ENABLED(SYS_I2C_LEGACY) || defined(CONFIG_I2C_MULTI_BUS)
Tom Rini6a5dccc2022-11-16 13:10:41 -0500934# if !defined(CFG_SYS_MAX_I2C_BUS)
935# define CFG_SYS_MAX_I2C_BUS 2
Heiko Schochere7d9c4f2012-01-16 21:12:23 +0000936# endif
Łukasz Majewski1a6a2a92013-08-16 15:31:45 +0200937# define I2C_MULTI_BUS 1
Heiko Schochere7d9c4f2012-01-16 21:12:23 +0000938#else
Tom Rini6a5dccc2022-11-16 13:10:41 -0500939# define CFG_SYS_MAX_I2C_BUS 1
Heiko Schochere7d9c4f2012-01-16 21:12:23 +0000940# define I2C_MULTI_BUS 0
941#endif
Ben Warren45657152006-09-07 16:50:54 -0400942
Marek Vasut513b8202011-10-25 11:40:57 +0200943/* NOTE: These two functions MUST be always_inline to avoid code growth! */
944static inline unsigned int I2C_GET_BUS(void) __attribute__((always_inline));
945static inline unsigned int I2C_GET_BUS(void)
946{
947 return I2C_MULTI_BUS ? i2c_get_bus_num() : 0;
948}
949
950static inline void I2C_SET_BUS(unsigned int bus) __attribute__((always_inline));
951static inline void I2C_SET_BUS(unsigned int bus)
952{
953 if (I2C_MULTI_BUS)
954 i2c_set_bus_num(bus);
955}
956
Łukasz Majewskib2d76522012-09-04 23:15:20 +0000957/* Multi I2C definitions */
958enum {
959 I2C_0, I2C_1, I2C_2, I2C_3, I2C_4, I2C_5, I2C_6, I2C_7,
960 I2C_8, I2C_9, I2C_10,
961};
962
Rajeshwari Shinde53cfac52012-12-26 20:03:12 +0000963/**
964 * Get FDT values for i2c bus.
965 *
966 * @param blob Device tree blbo
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100967 * Return: the number of I2C bus
Rajeshwari Shinde53cfac52012-12-26 20:03:12 +0000968 */
969void board_i2c_init(const void *blob);
970
971/**
972 * Find the I2C bus number by given a FDT I2C node.
973 *
974 * @param blob Device tree blbo
975 * @param node FDT I2C node to find
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100976 * Return: the number of I2C bus (zero based), or -1 on error
Rajeshwari Shinde53cfac52012-12-26 20:03:12 +0000977 */
978int i2c_get_bus_num_fdt(int node);
979
980/**
981 * Reset the I2C bus represented by the given a FDT I2C node.
982 *
983 * @param blob Device tree blbo
984 * @param node FDT I2C node to find
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100985 * Return: 0 if port was reset, -1 if not found
Rajeshwari Shinde53cfac52012-12-26 20:03:12 +0000986 */
987int i2c_reset_port_fdt(const void *blob, int node);
Simon Glassc7a58902014-12-10 08:55:47 -0700988
989#endif /* !CONFIG_DM_I2C */
990
wdenk1f045212002-03-10 14:37:15 +0000991#endif /* _I2C_H_ */