blob: 5a91cc3efec01a52b7e0d2387f018d5e41f6653c [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Wang Huanf0ce7d62014-09-05 13:52:44 +08002/*
3 * Copyright 2014 Freescale Semiconductor, Inc.
Biwen Lid15aa9f2019-12-31 15:33:44 +08004 * Copyright 2019 NXP
Wang Huanf0ce7d62014-09-05 13:52:44 +08005 */
6
7#ifndef __CONFIG_H
8#define __CONFIG_H
9
Tom Rini6a5dccc2022-11-16 13:10:41 -050010#define CFG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR
11#define CFG_SYS_INIT_RAM_SIZE OCRAM_SIZE
Wang Huanf0ce7d62014-09-05 13:52:44 +080012
Alison Wangab98bb52014-12-09 17:38:14 +080013#ifdef CONFIG_NAND_BOOT
Tom Rinib4213492022-11-12 17:36:51 -050014#define CFG_SYS_NAND_U_BOOT_SIZE (400 << 10)
15#define CFG_SYS_NAND_U_BOOT_DST CONFIG_TEXT_BASE
16#define CFG_SYS_NAND_U_BOOT_START CONFIG_TEXT_BASE
Alison Wangab98bb52014-12-09 17:38:14 +080017
Alison Wangab98bb52014-12-09 17:38:14 +080018#endif
19
Wang Huanf0ce7d62014-09-05 13:52:44 +080020#define SPD_EEPROM_ADDRESS 0x51
Wang Huanf0ce7d62014-09-05 13:52:44 +080021
Tom Rini6a5dccc2022-11-16 13:10:41 -050022#define CFG_SYS_DDR_SDRAM_BASE 0x80000000UL
23#define CFG_SYS_SDRAM_BASE CFG_SYS_DDR_SDRAM_BASE
Wang Huanf0ce7d62014-09-05 13:52:44 +080024
Wang Huanf0ce7d62014-09-05 13:52:44 +080025#ifdef CONFIG_DDR_ECC
Wang Huanf0ce7d62014-09-05 13:52:44 +080026#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
27#endif
28
Wang Huanf0ce7d62014-09-05 13:52:44 +080029/*
30 * IFC Definitions
31 */
Alison Wang34de5e42016-02-02 15:16:23 +080032#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
Tom Rini6a5dccc2022-11-16 13:10:41 -050033#define CFG_SYS_FLASH_BASE 0x60000000
34#define CFG_SYS_FLASH_BASE_PHYS CFG_SYS_FLASH_BASE
Wang Huanf0ce7d62014-09-05 13:52:44 +080035
Tom Rini6a5dccc2022-11-16 13:10:41 -050036#define CFG_SYS_NOR0_CSPR_EXT (0x0)
37#define CFG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CFG_SYS_FLASH_BASE_PHYS) | \
Wang Huanf0ce7d62014-09-05 13:52:44 +080038 CSPR_PORT_SIZE_16 | \
39 CSPR_MSEL_NOR | \
40 CSPR_V)
Tom Rini6a5dccc2022-11-16 13:10:41 -050041#define CFG_SYS_NOR1_CSPR_EXT (0x0)
42#define CFG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CFG_SYS_FLASH_BASE_PHYS \
Wang Huanf0ce7d62014-09-05 13:52:44 +080043 + 0x8000000) | \
44 CSPR_PORT_SIZE_16 | \
45 CSPR_MSEL_NOR | \
46 CSPR_V)
Tom Rini7b577ba2022-11-16 13:10:25 -050047#define CFG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
Wang Huanf0ce7d62014-09-05 13:52:44 +080048
Tom Rini7b577ba2022-11-16 13:10:25 -050049#define CFG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
Wang Huanf0ce7d62014-09-05 13:52:44 +080050 CSOR_NOR_TRHZ_80)
Tom Rini7b577ba2022-11-16 13:10:25 -050051#define CFG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
Wang Huanf0ce7d62014-09-05 13:52:44 +080052 FTIM0_NOR_TEADC(0x5) | \
53 FTIM0_NOR_TEAHC(0x5))
Tom Rini7b577ba2022-11-16 13:10:25 -050054#define CFG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
Wang Huanf0ce7d62014-09-05 13:52:44 +080055 FTIM1_NOR_TRAD_NOR(0x1a) | \
56 FTIM1_NOR_TSEQRAD_NOR(0x13))
Tom Rini7b577ba2022-11-16 13:10:25 -050057#define CFG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
Wang Huanf0ce7d62014-09-05 13:52:44 +080058 FTIM2_NOR_TCH(0x4) | \
59 FTIM2_NOR_TWPH(0xe) | \
60 FTIM2_NOR_TWP(0x1c))
Tom Rini7b577ba2022-11-16 13:10:25 -050061#define CFG_SYS_NOR_FTIM3 0
Wang Huanf0ce7d62014-09-05 13:52:44 +080062
Wang Huanf0ce7d62014-09-05 13:52:44 +080063#define CONFIG_FLASH_SHOW_PROGRESS 45
Tom Rini6a5dccc2022-11-16 13:10:41 -050064#define CFG_SYS_WRITE_SWAPPED_DATA
Wang Huanf0ce7d62014-09-05 13:52:44 +080065
Tom Rini6a5dccc2022-11-16 13:10:41 -050066#define CFG_SYS_FLASH_BANKS_LIST {CFG_SYS_FLASH_BASE_PHYS, \
67 CFG_SYS_FLASH_BASE_PHYS + 0x8000000}
Wang Huanf0ce7d62014-09-05 13:52:44 +080068
69/*
70 * NAND Flash Definitions
71 */
Wang Huanf0ce7d62014-09-05 13:52:44 +080072
Tom Rinib4213492022-11-12 17:36:51 -050073#define CFG_SYS_NAND_BASE 0x7e800000
74#define CFG_SYS_NAND_BASE_PHYS CFG_SYS_NAND_BASE
Wang Huanf0ce7d62014-09-05 13:52:44 +080075
Tom Rinib4213492022-11-12 17:36:51 -050076#define CFG_SYS_NAND_CSPR_EXT (0x0)
Wang Huanf0ce7d62014-09-05 13:52:44 +080077
Tom Rinib4213492022-11-12 17:36:51 -050078#define CFG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CFG_SYS_NAND_BASE_PHYS) \
Wang Huanf0ce7d62014-09-05 13:52:44 +080079 | CSPR_PORT_SIZE_8 \
80 | CSPR_MSEL_NAND \
81 | CSPR_V)
Tom Rinib4213492022-11-12 17:36:51 -050082#define CFG_SYS_NAND_AMASK IFC_AMASK(64*1024)
83#define CFG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
Wang Huanf0ce7d62014-09-05 13:52:44 +080084 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
85 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
86 | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \
87 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
88 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */ \
89 | CSOR_NAND_PB(64)) /* 64 Pages Per Block */
90
Tom Rinib4213492022-11-12 17:36:51 -050091#define CFG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x7) | \
Wang Huanf0ce7d62014-09-05 13:52:44 +080092 FTIM0_NAND_TWP(0x18) | \
93 FTIM0_NAND_TWCHT(0x7) | \
94 FTIM0_NAND_TWH(0xa))
Tom Rinib4213492022-11-12 17:36:51 -050095#define CFG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
Wang Huanf0ce7d62014-09-05 13:52:44 +080096 FTIM1_NAND_TWBE(0x39) | \
97 FTIM1_NAND_TRR(0xe) | \
98 FTIM1_NAND_TRP(0x18))
Tom Rinib4213492022-11-12 17:36:51 -050099#define CFG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0xf) | \
Wang Huanf0ce7d62014-09-05 13:52:44 +0800100 FTIM2_NAND_TREH(0xa) | \
101 FTIM2_NAND_TWHRE(0x1e))
Tom Rinib4213492022-11-12 17:36:51 -0500102#define CFG_SYS_NAND_FTIM3 0x0
Wang Huanf0ce7d62014-09-05 13:52:44 +0800103
Tom Rinib4213492022-11-12 17:36:51 -0500104#define CFG_SYS_NAND_BASE_LIST { CFG_SYS_NAND_BASE }
Alison Wang2145a372014-12-09 17:38:02 +0800105#endif
Wang Huanf0ce7d62014-09-05 13:52:44 +0800106
107/*
108 * QIXIS Definitions
109 */
Wang Huanf0ce7d62014-09-05 13:52:44 +0800110
111#ifdef CONFIG_FSL_QIXIS
112#define QIXIS_BASE 0x7fb00000
113#define QIXIS_BASE_PHYS QIXIS_BASE
Tom Rini6a5dccc2022-11-16 13:10:41 -0500114#define CFG_SYS_I2C_FPGA_ADDR 0x66
Wang Huanf0ce7d62014-09-05 13:52:44 +0800115#define QIXIS_LBMAP_SWITCH 6
116#define QIXIS_LBMAP_MASK 0x0f
117#define QIXIS_LBMAP_SHIFT 0
118#define QIXIS_LBMAP_DFLTBANK 0x00
119#define QIXIS_LBMAP_ALTBANK 0x04
Hongbo Zhang4f6e6102016-07-21 18:09:38 +0800120#define QIXIS_PWR_CTL 0x21
121#define QIXIS_PWR_CTL_POWEROFF 0x80
Wang Huanf0ce7d62014-09-05 13:52:44 +0800122#define QIXIS_RST_CTL_RESET 0x44
123#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
124#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
125#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
Hongbo Zhangf253bbd2016-08-19 17:20:31 +0800126#define QIXIS_CTL_SYS 0x5
127#define QIXIS_CTL_SYS_EVTSW_MASK 0x0c
128#define QIXIS_CTL_SYS_EVTSW_IRQ 0x04
129#define QIXIS_RST_FORCE_3 0x45
130#define QIXIS_RST_FORCE_3_PCIESLOT1 0x80
131#define QIXIS_PWR_CTL2 0x21
132#define QIXIS_PWR_CTL2_PCTL 0x2
Wang Huanf0ce7d62014-09-05 13:52:44 +0800133
Tom Rini6a5dccc2022-11-16 13:10:41 -0500134#define CFG_SYS_FPGA_CSPR_EXT (0x0)
135#define CFG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) | \
Wang Huanf0ce7d62014-09-05 13:52:44 +0800136 CSPR_PORT_SIZE_8 | \
137 CSPR_MSEL_GPCM | \
138 CSPR_V)
Tom Rini6a5dccc2022-11-16 13:10:41 -0500139#define CFG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024)
140#define CFG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
Wang Huanf0ce7d62014-09-05 13:52:44 +0800141 CSOR_NOR_NOR_MODE_AVD_NOR | \
142 CSOR_NOR_TRHZ_80)
143
144/*
145 * QIXIS Timing parameters for IFC GPCM
146 */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500147#define CFG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xe) | \
Wang Huanf0ce7d62014-09-05 13:52:44 +0800148 FTIM0_GPCM_TEADC(0xe) | \
149 FTIM0_GPCM_TEAHC(0xe))
Tom Rini6a5dccc2022-11-16 13:10:41 -0500150#define CFG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0xe) | \
Wang Huanf0ce7d62014-09-05 13:52:44 +0800151 FTIM1_GPCM_TRAD(0x1f))
Tom Rini6a5dccc2022-11-16 13:10:41 -0500152#define CFG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0xe) | \
Wang Huanf0ce7d62014-09-05 13:52:44 +0800153 FTIM2_GPCM_TCH(0xe) | \
154 FTIM2_GPCM_TWP(0xf0))
Tom Rini6a5dccc2022-11-16 13:10:41 -0500155#define CFG_SYS_FPGA_FTIM3 0x0
Wang Huanf0ce7d62014-09-05 13:52:44 +0800156#endif
157
Alison Wangab98bb52014-12-09 17:38:14 +0800158#if defined(CONFIG_NAND_BOOT)
Tom Rini6a5dccc2022-11-16 13:10:41 -0500159#define CFG_SYS_CSPR0_EXT CFG_SYS_NAND_CSPR_EXT
160#define CFG_SYS_CSPR0 CFG_SYS_NAND_CSPR
161#define CFG_SYS_AMASK0 CFG_SYS_NAND_AMASK
162#define CFG_SYS_CSOR0 CFG_SYS_NAND_CSOR
163#define CFG_SYS_CS0_FTIM0 CFG_SYS_NAND_FTIM0
164#define CFG_SYS_CS0_FTIM1 CFG_SYS_NAND_FTIM1
165#define CFG_SYS_CS0_FTIM2 CFG_SYS_NAND_FTIM2
166#define CFG_SYS_CS0_FTIM3 CFG_SYS_NAND_FTIM3
167#define CFG_SYS_CSPR1_EXT CFG_SYS_NOR0_CSPR_EXT
168#define CFG_SYS_CSPR1 CFG_SYS_NOR0_CSPR
169#define CFG_SYS_AMASK1 CFG_SYS_NOR_AMASK
170#define CFG_SYS_CSOR1 CFG_SYS_NOR_CSOR
171#define CFG_SYS_CS1_FTIM0 CFG_SYS_NOR_FTIM0
172#define CFG_SYS_CS1_FTIM1 CFG_SYS_NOR_FTIM1
173#define CFG_SYS_CS1_FTIM2 CFG_SYS_NOR_FTIM2
174#define CFG_SYS_CS1_FTIM3 CFG_SYS_NOR_FTIM3
175#define CFG_SYS_CSPR2_EXT CFG_SYS_NOR1_CSPR_EXT
176#define CFG_SYS_CSPR2 CFG_SYS_NOR1_CSPR
177#define CFG_SYS_AMASK2 CFG_SYS_NOR_AMASK
178#define CFG_SYS_CSOR2 CFG_SYS_NOR_CSOR
179#define CFG_SYS_CS2_FTIM0 CFG_SYS_NOR_FTIM0
180#define CFG_SYS_CS2_FTIM1 CFG_SYS_NOR_FTIM1
181#define CFG_SYS_CS2_FTIM2 CFG_SYS_NOR_FTIM2
182#define CFG_SYS_CS2_FTIM3 CFG_SYS_NOR_FTIM3
183#define CFG_SYS_CSPR3_EXT CFG_SYS_FPGA_CSPR_EXT
184#define CFG_SYS_CSPR3 CFG_SYS_FPGA_CSPR
185#define CFG_SYS_AMASK3 CFG_SYS_FPGA_AMASK
186#define CFG_SYS_CSOR3 CFG_SYS_FPGA_CSOR
187#define CFG_SYS_CS3_FTIM0 CFG_SYS_FPGA_FTIM0
188#define CFG_SYS_CS3_FTIM1 CFG_SYS_FPGA_FTIM1
189#define CFG_SYS_CS3_FTIM2 CFG_SYS_FPGA_FTIM2
190#define CFG_SYS_CS3_FTIM3 CFG_SYS_FPGA_FTIM3
Alison Wangab98bb52014-12-09 17:38:14 +0800191#else
Tom Rini6a5dccc2022-11-16 13:10:41 -0500192#define CFG_SYS_CSPR0_EXT CFG_SYS_NOR0_CSPR_EXT
193#define CFG_SYS_CSPR0 CFG_SYS_NOR0_CSPR
194#define CFG_SYS_AMASK0 CFG_SYS_NOR_AMASK
195#define CFG_SYS_CSOR0 CFG_SYS_NOR_CSOR
196#define CFG_SYS_CS0_FTIM0 CFG_SYS_NOR_FTIM0
197#define CFG_SYS_CS0_FTIM1 CFG_SYS_NOR_FTIM1
198#define CFG_SYS_CS0_FTIM2 CFG_SYS_NOR_FTIM2
199#define CFG_SYS_CS0_FTIM3 CFG_SYS_NOR_FTIM3
200#define CFG_SYS_CSPR1_EXT CFG_SYS_NOR1_CSPR_EXT
201#define CFG_SYS_CSPR1 CFG_SYS_NOR1_CSPR
202#define CFG_SYS_AMASK1 CFG_SYS_NOR_AMASK
203#define CFG_SYS_CSOR1 CFG_SYS_NOR_CSOR
204#define CFG_SYS_CS1_FTIM0 CFG_SYS_NOR_FTIM0
205#define CFG_SYS_CS1_FTIM1 CFG_SYS_NOR_FTIM1
206#define CFG_SYS_CS1_FTIM2 CFG_SYS_NOR_FTIM2
207#define CFG_SYS_CS1_FTIM3 CFG_SYS_NOR_FTIM3
208#define CFG_SYS_CSPR2_EXT CFG_SYS_NAND_CSPR_EXT
209#define CFG_SYS_CSPR2 CFG_SYS_NAND_CSPR
210#define CFG_SYS_AMASK2 CFG_SYS_NAND_AMASK
211#define CFG_SYS_CSOR2 CFG_SYS_NAND_CSOR
212#define CFG_SYS_CS2_FTIM0 CFG_SYS_NAND_FTIM0
213#define CFG_SYS_CS2_FTIM1 CFG_SYS_NAND_FTIM1
214#define CFG_SYS_CS2_FTIM2 CFG_SYS_NAND_FTIM2
215#define CFG_SYS_CS2_FTIM3 CFG_SYS_NAND_FTIM3
216#define CFG_SYS_CSPR3_EXT CFG_SYS_FPGA_CSPR_EXT
217#define CFG_SYS_CSPR3 CFG_SYS_FPGA_CSPR
218#define CFG_SYS_AMASK3 CFG_SYS_FPGA_AMASK
219#define CFG_SYS_CSOR3 CFG_SYS_FPGA_CSOR
220#define CFG_SYS_CS3_FTIM0 CFG_SYS_FPGA_FTIM0
221#define CFG_SYS_CS3_FTIM1 CFG_SYS_FPGA_FTIM1
222#define CFG_SYS_CS3_FTIM2 CFG_SYS_FPGA_FTIM2
223#define CFG_SYS_CS3_FTIM3 CFG_SYS_FPGA_FTIM3
Alison Wangab98bb52014-12-09 17:38:14 +0800224#endif
Wang Huanf0ce7d62014-09-05 13:52:44 +0800225
226/*
227 * Serial Port
228 */
Tom Rini037415a2022-03-23 17:20:00 -0400229#ifndef CONFIG_LPUART
Tom Rinidf6a2152022-11-16 13:10:28 -0500230#define CFG_SYS_NS16550_CLK get_serial_clock()
Alison Wange2f33ae2015-01-04 15:30:58 +0800231#endif
Wang Huanf0ce7d62014-09-05 13:52:44 +0800232
Wang Huanf0ce7d62014-09-05 13:52:44 +0800233/*
234 * I2C
235 */
Wang Huanf0ce7d62014-09-05 13:52:44 +0800236
Biwen Li4b451fd2021-02-05 19:02:03 +0800237/* GPIO */
Biwen Li4b451fd2021-02-05 19:02:03 +0800238
Wang Huanf0ce7d62014-09-05 13:52:44 +0800239/*
240 * I2C bus multiplexer
241 */
242#define I2C_MUX_PCA_ADDR_PRI 0x77
243#define I2C_MUX_CH_DEFAULT 0x8
Xiubo Li27e2fe62014-12-16 14:50:33 +0800244#define I2C_MUX_CH_CH7301 0xC
Wang Huanf0ce7d62014-09-05 13:52:44 +0800245
246/*
247 * MMC
248 */
Wang Huanf0ce7d62014-09-05 13:52:44 +0800249
250/*
251 * eTSEC
252 */
Wang Huanf0ce7d62014-09-05 13:52:44 +0800253
254#ifdef CONFIG_TSEC_ENET
Wang Huanf0ce7d62014-09-05 13:52:44 +0800255#define CONFIG_MII_DEFAULT_TSEC 3
256#define CONFIG_TSEC1 1
257#define CONFIG_TSEC1_NAME "eTSEC1"
258#define CONFIG_TSEC2 1
259#define CONFIG_TSEC2_NAME "eTSEC2"
260#define CONFIG_TSEC3 1
261#define CONFIG_TSEC3_NAME "eTSEC3"
262
263#define TSEC1_PHY_ADDR 1
264#define TSEC2_PHY_ADDR 2
265#define TSEC3_PHY_ADDR 3
266
267#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
268#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
269#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
270
271#define TSEC1_PHYIDX 0
272#define TSEC2_PHYIDX 0
273#define TSEC3_PHYIDX 0
Wang Huanf0ce7d62014-09-05 13:52:44 +0800274#endif
Minghuan Liana4d6b612014-10-31 13:43:44 +0800275
Xiubo Li563e3ce2014-11-21 17:40:57 +0800276#define CONFIG_PEN_ADDR_BIG_ENDIAN
277#define CONFIG_SMP_PEN_ADDR 0x01ee0200
Xiubo Li563e3ce2014-11-21 17:40:57 +0800278
Zhuoyu Zhangfe4f2882015-08-17 18:55:12 +0800279#define HWCONFIG_BUFFER_SIZE 256
280
Alison Wange2f33ae2015-01-04 15:30:58 +0800281#ifdef CONFIG_LPUART
282#define CONFIG_EXTRA_ENV_SETTINGS \
283 "bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \
Alison Wangf6370242015-11-05 11:16:26 +0800284 "initrd_high=0xffffffff\0" \
Alison Wange2f33ae2015-01-04 15:30:58 +0800285 "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0"
286#else
Wang Huanf0ce7d62014-09-05 13:52:44 +0800287#define CONFIG_EXTRA_ENV_SETTINGS \
288 "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \
Alison Wangf6370242015-11-05 11:16:26 +0800289 "initrd_high=0xffffffff\0" \
Wang Huanf0ce7d62014-09-05 13:52:44 +0800290 "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0"
Alison Wange2f33ae2015-01-04 15:30:58 +0800291#endif
Wang Huanf0ce7d62014-09-05 13:52:44 +0800292
293/*
294 * Miscellaneous configurable options
295 */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500296#define CFG_SYS_BOOTMAPSZ (256 << 20)
Wang Huanf0ce7d62014-09-05 13:52:44 +0800297
Wang Huanf0ce7d62014-09-05 13:52:44 +0800298/*
299 * Environment
300 */
Wang Huanf0ce7d62014-09-05 13:52:44 +0800301
Aneesh Bansal962021a2016-01-22 16:37:22 +0530302#include <asm/fsl_secure_boot.h>
Ruchika Gupta901ae762014-10-15 11:39:06 +0530303
Wang Huanf0ce7d62014-09-05 13:52:44 +0800304#endif