Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Prabhakar Kushwaha | c8d8e1a | 2014-04-08 19:13:56 +0530 | [diff] [blame] | 2 | /* Copyright 2013 Freescale Semiconductor, Inc. |
Prabhakar Kushwaha | c8d8e1a | 2014-04-08 19:13:56 +0530 | [diff] [blame] | 3 | */ |
| 4 | |
| 5 | #include <common.h> |
Simon Glass | 85d6531 | 2019-12-28 10:44:58 -0700 | [diff] [blame] | 6 | #include <clock_legacy.h> |
Simon Glass | a73bda4 | 2015-11-08 23:47:45 -0700 | [diff] [blame] | 7 | #include <console.h> |
Simon Glass | 9d1f619 | 2019-08-02 09:44:25 -0600 | [diff] [blame] | 8 | #include <env_internal.h> |
Simon Glass | 284f71b | 2019-12-28 10:44:45 -0700 | [diff] [blame] | 9 | #include <init.h> |
Prabhakar Kushwaha | c8d8e1a | 2014-04-08 19:13:56 +0530 | [diff] [blame] | 10 | #include <malloc.h> |
| 11 | #include <ns16550.h> |
| 12 | #include <nand.h> |
| 13 | #include <i2c.h> |
| 14 | #include <mmc.h> |
| 15 | #include <fsl_esdhc.h> |
| 16 | #include <spi_flash.h> |
Simon Glass | 3ba929a | 2020-10-30 21:38:53 -0600 | [diff] [blame] | 17 | #include <asm/global_data.h> |
Tang Yuantian | 760eafc | 2014-11-21 11:17:16 +0800 | [diff] [blame] | 18 | #include "../common/sleep.h" |
Simon Glass | dd8e224 | 2016-09-24 18:20:10 -0600 | [diff] [blame] | 19 | #include "../common/spl.h" |
Prabhakar Kushwaha | c8d8e1a | 2014-04-08 19:13:56 +0530 | [diff] [blame] | 20 | |
| 21 | DECLARE_GLOBAL_DATA_PTR; |
| 22 | |
| 23 | phys_size_t get_effective_memsize(void) |
| 24 | { |
| 25 | return CONFIG_SYS_L3_SIZE; |
| 26 | } |
| 27 | |
| 28 | unsigned long get_board_sys_clk(void) |
| 29 | { |
| 30 | return CONFIG_SYS_CLK_FREQ; |
| 31 | } |
| 32 | |
Prabhakar Kushwaha | c8d8e1a | 2014-04-08 19:13:56 +0530 | [diff] [blame] | 33 | #define FSL_CORENET_CCSR_PORSR1_RCW_MASK 0xFF800000 |
| 34 | void board_init_f(ulong bootflag) |
| 35 | { |
| 36 | u32 plat_ratio, sys_clk, uart_clk; |
Prabhakar Kushwaha | c4c10d1 | 2014-10-29 22:33:09 +0530 | [diff] [blame] | 37 | #if defined(CONFIG_SPL_NAND_BOOT) && defined(CONFIG_A008044_WORKAROUND) |
Prabhakar Kushwaha | c8d8e1a | 2014-04-08 19:13:56 +0530 | [diff] [blame] | 38 | u32 porsr1, pinctl; |
Prabhakar Kushwaha | 6467a7a | 2014-10-29 22:33:55 +0530 | [diff] [blame] | 39 | u32 svr = get_svr(); |
Prabhakar Kushwaha | c8d8e1a | 2014-04-08 19:13:56 +0530 | [diff] [blame] | 40 | #endif |
| 41 | ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC85xx_GUTS_ADDR; |
| 42 | |
Prabhakar Kushwaha | c4c10d1 | 2014-10-29 22:33:09 +0530 | [diff] [blame] | 43 | #if defined(CONFIG_SPL_NAND_BOOT) && defined(CONFIG_A008044_WORKAROUND) |
Prabhakar Kushwaha | 6467a7a | 2014-10-29 22:33:55 +0530 | [diff] [blame] | 44 | if (IS_SVR_REV(svr, 1, 0)) { |
| 45 | /* |
| 46 | * There is T1040 SoC issue where NOR, FPGA are inaccessible |
| 47 | * during NAND boot because IFC signals > IFC_AD7 are not |
| 48 | * enabled. This workaround changes RCW source to make all |
| 49 | * signals enabled. |
| 50 | */ |
| 51 | porsr1 = in_be32(&gur->porsr1); |
| 52 | pinctl = ((porsr1 & ~(FSL_CORENET_CCSR_PORSR1_RCW_MASK)) |
| 53 | | 0x24800000); |
| 54 | out_be32((unsigned int *)(CONFIG_SYS_DCSRBAR + 0x20000), |
| 55 | pinctl); |
| 56 | } |
Prabhakar Kushwaha | c8d8e1a | 2014-04-08 19:13:56 +0530 | [diff] [blame] | 57 | #endif |
| 58 | |
| 59 | /* Memcpy existing GD at CONFIG_SPL_GD_ADDR */ |
| 60 | memcpy((void *)CONFIG_SPL_GD_ADDR, (void *)gd, sizeof(gd_t)); |
| 61 | |
| 62 | /* Update GD pointer */ |
| 63 | gd = (gd_t *)(CONFIG_SPL_GD_ADDR); |
| 64 | |
Tang Yuantian | 25ccd5d | 2014-07-23 17:27:53 +0800 | [diff] [blame] | 65 | #ifdef CONFIG_DEEP_SLEEP |
| 66 | /* disable the console if boot from deep sleep */ |
Tang Yuantian | 760eafc | 2014-11-21 11:17:16 +0800 | [diff] [blame] | 67 | if (is_warm_boot()) |
| 68 | fsl_dp_disable_console(); |
Tang Yuantian | 25ccd5d | 2014-07-23 17:27:53 +0800 | [diff] [blame] | 69 | #endif |
Prabhakar Kushwaha | c8d8e1a | 2014-04-08 19:13:56 +0530 | [diff] [blame] | 70 | /* compiler optimization barrier needed for GCC >= 3.4 */ |
| 71 | __asm__ __volatile__("" : : : "memory"); |
| 72 | |
| 73 | console_init_f(); |
| 74 | |
| 75 | /* initialize selected port with appropriate baud rate */ |
| 76 | sys_clk = get_board_sys_clk(); |
| 77 | plat_ratio = (in_be32(&gur->rcwsr[0]) >> 25) & 0x1f; |
| 78 | uart_clk = sys_clk * plat_ratio / 2; |
| 79 | |
Simon Glass | 2b92398 | 2020-12-22 19:30:19 -0700 | [diff] [blame] | 80 | ns16550_init((struct ns16550 *)CONFIG_SYS_NS16550_COM1, |
Prabhakar Kushwaha | c8d8e1a | 2014-04-08 19:13:56 +0530 | [diff] [blame] | 81 | uart_clk / 16 / CONFIG_BAUDRATE); |
| 82 | |
| 83 | relocate_code(CONFIG_SPL_RELOC_STACK, (gd_t *)CONFIG_SPL_GD_ADDR, 0x0); |
| 84 | } |
| 85 | |
| 86 | void board_init_r(gd_t *gd, ulong dest_addr) |
| 87 | { |
Masahiro Yamada | f7ed78b | 2020-06-26 15:13:33 +0900 | [diff] [blame] | 88 | struct bd_info *bd; |
Prabhakar Kushwaha | c8d8e1a | 2014-04-08 19:13:56 +0530 | [diff] [blame] | 89 | |
Masahiro Yamada | f7ed78b | 2020-06-26 15:13:33 +0900 | [diff] [blame] | 90 | bd = (struct bd_info *)(gd + sizeof(gd_t)); |
| 91 | memset(bd, 0, sizeof(struct bd_info)); |
Prabhakar Kushwaha | c8d8e1a | 2014-04-08 19:13:56 +0530 | [diff] [blame] | 92 | gd->bd = bd; |
Prabhakar Kushwaha | c8d8e1a | 2014-04-08 19:13:56 +0530 | [diff] [blame] | 93 | |
Simon Glass | 302445a | 2017-01-23 13:31:22 -0700 | [diff] [blame] | 94 | arch_cpu_init(); |
Prabhakar Kushwaha | c8d8e1a | 2014-04-08 19:13:56 +0530 | [diff] [blame] | 95 | get_clocks(); |
| 96 | mem_malloc_init(CONFIG_SPL_RELOC_MALLOC_ADDR, |
| 97 | CONFIG_SPL_RELOC_MALLOC_SIZE); |
Sumit Garg | 2ff056b | 2016-05-25 12:41:48 -0400 | [diff] [blame] | 98 | gd->flags |= GD_FLG_FULL_MALLOC_INIT; |
Prabhakar Kushwaha | c8d8e1a | 2014-04-08 19:13:56 +0530 | [diff] [blame] | 99 | |
| 100 | #ifdef CONFIG_SPL_MMC_BOOT |
| 101 | mmc_initialize(bd); |
| 102 | #endif |
| 103 | |
| 104 | /* relocate environment function pointers etc. */ |
Tom Rini | 69e15bf | 2019-11-18 20:02:09 -0500 | [diff] [blame] | 105 | #if defined(CONFIG_ENV_IS_IN_NAND) || defined(CONFIG_ENV_IS_IN_MMC) || \ |
| 106 | defined(CONFIG_ENV_IS_IN_SPI_FLASH) |
Prabhakar Kushwaha | c8d8e1a | 2014-04-08 19:13:56 +0530 | [diff] [blame] | 107 | #ifdef CONFIG_SPL_NAND_BOOT |
| 108 | nand_spl_load_image(CONFIG_ENV_OFFSET, CONFIG_ENV_SIZE, |
Tom Rini | 5cd7ece | 2019-11-18 20:02:10 -0500 | [diff] [blame] | 109 | (uchar *)SPL_ENV_ADDR); |
Prabhakar Kushwaha | c8d8e1a | 2014-04-08 19:13:56 +0530 | [diff] [blame] | 110 | #endif |
| 111 | #ifdef CONFIG_SPL_MMC_BOOT |
| 112 | mmc_spl_load_image(CONFIG_ENV_OFFSET, CONFIG_ENV_SIZE, |
Tom Rini | 5cd7ece | 2019-11-18 20:02:10 -0500 | [diff] [blame] | 113 | (uchar *)SPL_ENV_ADDR); |
Prabhakar Kushwaha | c8d8e1a | 2014-04-08 19:13:56 +0530 | [diff] [blame] | 114 | #endif |
| 115 | #ifdef CONFIG_SPL_SPI_BOOT |
Simon Glass | dd8e224 | 2016-09-24 18:20:10 -0600 | [diff] [blame] | 116 | fsl_spi_spl_load_image(CONFIG_ENV_OFFSET, CONFIG_ENV_SIZE, |
Tom Rini | 5cd7ece | 2019-11-18 20:02:10 -0500 | [diff] [blame] | 117 | (uchar *)SPL_ENV_ADDR); |
Prabhakar Kushwaha | c8d8e1a | 2014-04-08 19:13:56 +0530 | [diff] [blame] | 118 | #endif |
Tom Rini | 5cd7ece | 2019-11-18 20:02:10 -0500 | [diff] [blame] | 119 | gd->env_addr = (ulong)(SPL_ENV_ADDR); |
Simon Glass | 4bc2ad2 | 2017-08-03 12:21:56 -0600 | [diff] [blame] | 120 | gd->env_valid = ENV_VALID; |
Tom Rini | 69e15bf | 2019-11-18 20:02:09 -0500 | [diff] [blame] | 121 | #endif |
Prabhakar Kushwaha | c8d8e1a | 2014-04-08 19:13:56 +0530 | [diff] [blame] | 122 | |
| 123 | i2c_init_all(); |
| 124 | |
| 125 | puts("\n\n"); |
| 126 | |
Simon Glass | d35f338 | 2017-04-06 12:47:05 -0600 | [diff] [blame] | 127 | dram_init(); |
Prabhakar Kushwaha | c8d8e1a | 2014-04-08 19:13:56 +0530 | [diff] [blame] | 128 | |
| 129 | #ifdef CONFIG_SPL_MMC_BOOT |
| 130 | mmc_boot(); |
| 131 | #elif defined(CONFIG_SPL_SPI_BOOT) |
Simon Glass | dd8e224 | 2016-09-24 18:20:10 -0600 | [diff] [blame] | 132 | fsl_spi_boot(); |
Prabhakar Kushwaha | c8d8e1a | 2014-04-08 19:13:56 +0530 | [diff] [blame] | 133 | #elif defined(CONFIG_SPL_NAND_BOOT) |
| 134 | nand_boot(); |
| 135 | #endif |
| 136 | } |