blob: ac373d7724788f2df6c632feeaa6f1c72871b940 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Shengzhou Liu49912402014-11-24 17:11:56 +08002/* Copyright 2014 Freescale Semiconductor, Inc.
Shengzhou Liu49912402014-11-24 17:11:56 +08003 */
4
5#include <common.h>
Simon Glass85d65312019-12-28 10:44:58 -07006#include <clock_legacy.h>
Simon Glassa73bda42015-11-08 23:47:45 -07007#include <console.h>
Simon Glass9d1f6192019-08-02 09:44:25 -06008#include <env_internal.h>
Simon Glass284f71b2019-12-28 10:44:45 -07009#include <init.h>
Shengzhou Liu49912402014-11-24 17:11:56 +080010#include <malloc.h>
11#include <ns16550.h>
12#include <nand.h>
13#include <i2c.h>
14#include <mmc.h>
15#include <fsl_esdhc.h>
16#include <spi_flash.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060017#include <asm/global_data.h>
tang yuantian8dc02f32014-12-17 15:42:54 +080018#include "../common/sleep.h"
Simon Glassdd8e2242016-09-24 18:20:10 -060019#include "../common/spl.h"
Shengzhou Liu49912402014-11-24 17:11:56 +080020
21DECLARE_GLOBAL_DATA_PTR;
22
23phys_size_t get_effective_memsize(void)
24{
25 return CONFIG_SYS_L3_SIZE;
26}
27
28unsigned long get_board_sys_clk(void)
29{
30 return CONFIG_SYS_CLK_FREQ;
31}
32
Shengzhou Liu796b33a2015-07-28 10:46:47 +080033#if defined(CONFIG_SPL_MMC_BOOT)
34#define GPIO1_SD_SEL 0x00020000
35int board_mmc_getcd(struct mmc *mmc)
36{
37 ccsr_gpio_t __iomem *pgpio = (void *)(CONFIG_SYS_MPC85xx_GPIO_ADDR);
38 u32 val = in_be32(&pgpio->gpdat);
39
40 /* GPIO1_14, 0: eMMC, 1: SD */
41 val &= GPIO1_SD_SEL;
42
43 return val ? -1 : 1;
44}
45
46int board_mmc_getwp(struct mmc *mmc)
47{
48 ccsr_gpio_t __iomem *pgpio = (void *)(CONFIG_SYS_MPC85xx_GPIO_ADDR);
49 u32 val = in_be32(&pgpio->gpdat);
50
51 val &= GPIO1_SD_SEL;
52
53 return val ? -1 : 0;
54}
55#endif
56
Shengzhou Liu49912402014-11-24 17:11:56 +080057void board_init_f(ulong bootflag)
58{
59 u32 plat_ratio, sys_clk, ccb_clk;
60 ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC85xx_GUTS_ADDR;
61
62 /* Memcpy existing GD at CONFIG_SPL_GD_ADDR */
63 memcpy((void *)CONFIG_SPL_GD_ADDR, (void *)gd, sizeof(gd_t));
64
65 /* Update GD pointer */
66 gd = (gd_t *)(CONFIG_SPL_GD_ADDR);
67
68 console_init_f();
69
tang yuantian8dc02f32014-12-17 15:42:54 +080070#ifdef CONFIG_DEEP_SLEEP
71 /* disable the console if boot from deep sleep */
72 if (is_warm_boot())
73 fsl_dp_disable_console();
74#endif
75
Shengzhou Liu49912402014-11-24 17:11:56 +080076 /* initialize selected port with appropriate baud rate */
77 sys_clk = get_board_sys_clk();
78 plat_ratio = (in_be32(&gur->rcwsr[0]) >> 25) & 0x1f;
79 ccb_clk = sys_clk * plat_ratio / 2;
80
Simon Glass2b923982020-12-22 19:30:19 -070081 ns16550_init((struct ns16550 *)CONFIG_SYS_NS16550_COM1,
Shengzhou Liu49912402014-11-24 17:11:56 +080082 ccb_clk / 16 / CONFIG_BAUDRATE);
83
84#if defined(CONFIG_SPL_MMC_BOOT)
85 puts("\nSD boot...\n");
86#elif defined(CONFIG_SPL_SPI_BOOT)
87 puts("\nSPI boot...\n");
88#elif defined(CONFIG_SPL_NAND_BOOT)
89 puts("\nNAND boot...\n");
90#endif
91
92 relocate_code(CONFIG_SPL_RELOC_STACK, (gd_t *)CONFIG_SPL_GD_ADDR, 0x0);
93}
94
95void board_init_r(gd_t *gd, ulong dest_addr)
96{
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +090097 struct bd_info *bd;
Shengzhou Liu49912402014-11-24 17:11:56 +080098
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +090099 bd = (struct bd_info *)(gd + sizeof(gd_t));
100 memset(bd, 0, sizeof(struct bd_info));
Shengzhou Liu49912402014-11-24 17:11:56 +0800101 gd->bd = bd;
Shengzhou Liu49912402014-11-24 17:11:56 +0800102
Simon Glass302445a2017-01-23 13:31:22 -0700103 arch_cpu_init();
Shengzhou Liu49912402014-11-24 17:11:56 +0800104 get_clocks();
105 mem_malloc_init(CONFIG_SPL_RELOC_MALLOC_ADDR,
106 CONFIG_SPL_RELOC_MALLOC_SIZE);
Sumit Garg2ff056b2016-05-25 12:41:48 -0400107 gd->flags |= GD_FLG_FULL_MALLOC_INIT;
Shengzhou Liu49912402014-11-24 17:11:56 +0800108
109#ifdef CONFIG_SPL_NAND_BOOT
110 nand_spl_load_image(CONFIG_ENV_OFFSET, CONFIG_ENV_SIZE,
Tom Rini5cd7ece2019-11-18 20:02:10 -0500111 (uchar *)SPL_ENV_ADDR);
Shengzhou Liu49912402014-11-24 17:11:56 +0800112#endif
113#ifdef CONFIG_SPL_MMC_BOOT
114 mmc_initialize(bd);
115 mmc_spl_load_image(CONFIG_ENV_OFFSET, CONFIG_ENV_SIZE,
Tom Rini5cd7ece2019-11-18 20:02:10 -0500116 (uchar *)SPL_ENV_ADDR);
Shengzhou Liu49912402014-11-24 17:11:56 +0800117#endif
118#ifdef CONFIG_SPL_SPI_BOOT
Simon Glassdd8e2242016-09-24 18:20:10 -0600119 fsl_spi_spl_load_image(CONFIG_ENV_OFFSET, CONFIG_ENV_SIZE,
Tom Rini5cd7ece2019-11-18 20:02:10 -0500120 (uchar *)SPL_ENV_ADDR);
Shengzhou Liu49912402014-11-24 17:11:56 +0800121#endif
122
Tom Rini5cd7ece2019-11-18 20:02:10 -0500123 gd->env_addr = (ulong)(SPL_ENV_ADDR);
Simon Glass4bc2ad22017-08-03 12:21:56 -0600124 gd->env_valid = ENV_VALID;
Shengzhou Liu49912402014-11-24 17:11:56 +0800125
126 i2c_init_all();
127
Simon Glassd35f3382017-04-06 12:47:05 -0600128 dram_init();
Shengzhou Liu49912402014-11-24 17:11:56 +0800129
130#ifdef CONFIG_SPL_MMC_BOOT
131 mmc_boot();
132#elif defined(CONFIG_SPL_SPI_BOOT)
Simon Glassdd8e2242016-09-24 18:20:10 -0600133 fsl_spi_boot();
Shengzhou Liu49912402014-11-24 17:11:56 +0800134#elif defined(CONFIG_SPL_NAND_BOOT)
135 nand_boot();
136#endif
137}