blob: b4cbb2fce13782e2d4497d00452477197e5aaa82 [file] [log] [blame]
wdenk544e9732004-02-06 23:19:44 +00001/*
Peter Tyser68e27f42009-07-17 19:01:07 -05002 * Copyright (C) 2003 Travis B. Sawyer <travis.sawyer@sandburst.com>
wdenk544e9732004-02-06 23:19:44 +00003 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Peter Tyser68e27f42009-07-17 19:01:07 -050014 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
wdenk544e9732004-02-06 23:19:44 +000015 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
wdenk544e9732004-02-06 23:19:44 +000023#include <common.h>
24#include <asm/processor.h>
25#include <spd_sdram.h>
26#include <i2c.h>
Wolfgang Denkffcf5992009-03-28 20:16:16 +010027#include <net.h>
wdenk544e9732004-02-06 23:19:44 +000028
Wolfgang Denk6405a152006-03-31 18:32:53 +020029DECLARE_GLOBAL_DATA_PTR;
30
wdenk56ed43e2004-02-22 23:46:08 +000031int board_early_init_f(void)
wdenk544e9732004-02-06 23:19:44 +000032{
33 unsigned long sdrreg;
Peter Tyser68e27f42009-07-17 19:01:07 -050034
Peter Tyser166934f2009-07-17 19:01:09 -050035 /*
36 * Enable GPIO for pins 18 - 24
37 * 18 = SEEPROM_WP
38 * 19 = #M_RST
39 * 20 = #MONARCH
40 * 21 = #LED_ALARM
41 * 22 = #LED_ACT
42 * 23 = #LED_STATUS1
43 * 24 = #LED_STATUS2
44 */
Stefan Roese918010a2009-09-09 16:25:29 +020045 mfsdr(SDR0_PFC0, sdrreg);
46 mtsdr(SDR0_PFC0, (sdrreg & ~SDR0_PFC0_TRE_ENABLE) | 0x00003e00);
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020047 out32(CONFIG_SYS_GPIO_BASE + 0x018, (USR_LED0 | USR_LED1 | USR_LED2 | USR_LED3));
wdenk544e9732004-02-06 23:19:44 +000048 LED0_OFF();
49 LED1_OFF();
50 LED2_OFF();
51 LED3_OFF();
52
Peter Tyser68e27f42009-07-17 19:01:07 -050053 /* Setup the external bus controller/chip selects */
Stefan Roese918010a2009-09-09 16:25:29 +020054 mtebc(PB0AP, 0x04055200); /* 16MB Strata FLASH */
55 mtebc(PB0CR, 0xff098000); /* BAS=0xff0 16MB R/W 8-bit */
56 mtebc(PB1AP, 0x04055200); /* 512KB Socketed AMD FLASH */
57 mtebc(PB1CR, 0xfe018000); /* BAS=0xfe0 1MB R/W 8-bit */
58 mtebc(PB6AP, 0x05006400); /* 32-64MB AMD MirrorBit FLASH */
59 mtebc(PB6CR, 0xf00da000); /* BAS=0xf00 64MB R/W i6-bit */
60 mtebc(PB7AP, 0x05006400); /* 32-64MB AMD MirrorBit FLASH */
61 mtebc(PB7CR, 0xf40da000); /* BAS=0xf40 64MB R/W 16-bit */
wdenk544e9732004-02-06 23:19:44 +000062
Stefan Roese51d6d5d2008-06-26 17:36:39 +020063 /*
Peter Tyser68e27f42009-07-17 19:01:07 -050064 * Setup the interrupt controller polarities, triggers, etc.
65 *
Stefan Roese51d6d5d2008-06-26 17:36:39 +020066 * Because of the interrupt handling rework to handle 440GX interrupts
67 * with the common code, we needed to change names of the UIC registers.
68 * Here the new relationship:
69 *
70 * U-Boot name 440GX name
71 * -----------------------
72 * UIC0 UICB0
73 * UIC1 UIC0
74 * UIC2 UIC1
75 * UIC3 UIC2
76 */
Stefan Roese707fd362009-09-24 09:55:50 +020077 mtdcr(UIC1SR, 0xffffffff); /* clear all */
78 mtdcr(UIC1ER, 0x00000000); /* disable all */
79 mtdcr(UIC1CR, 0x00000003); /* SMI & UIC1 crit are critical */
80 mtdcr(UIC1PR, 0xfffffe00); /* per ref-board manual */
81 mtdcr(UIC1TR, 0x01c00000); /* per ref-board manual */
82 mtdcr(UIC1VR, 0x00000001); /* int31 highest, base=0x000 */
83 mtdcr(UIC1SR, 0xffffffff); /* clear all */
wdenk544e9732004-02-06 23:19:44 +000084
Stefan Roese707fd362009-09-24 09:55:50 +020085 mtdcr(UIC2SR, 0xffffffff); /* clear all */
86 mtdcr(UIC2ER, 0x00000000); /* disable all */
87 mtdcr(UIC2CR, 0x00000000); /* all non-critical */
88 mtdcr(UIC2PR, 0xffffc0ff); /* per ref-board manual */
89 mtdcr(UIC2TR, 0x00ff8000); /* per ref-board manual */
90 mtdcr(UIC2VR, 0x00000001); /* int31 highest, base=0x000 */
91 mtdcr(UIC2SR, 0xffffffff); /* clear all */
wdenk544e9732004-02-06 23:19:44 +000092
Stefan Roese707fd362009-09-24 09:55:50 +020093 mtdcr(UIC3SR, 0xffffffff); /* clear all */
94 mtdcr(UIC3ER, 0x00000000); /* disable all */
95 mtdcr(UIC3CR, 0x00000000); /* all non-critical */
96 mtdcr(UIC3PR, 0xffffffff); /* per ref-board manual */
97 mtdcr(UIC3TR, 0x00ff8c0f); /* per ref-board manual */
98 mtdcr(UIC3VR, 0x00000001); /* int31 highest, base=0x000 */
99 mtdcr(UIC3SR, 0xffffffff); /* clear all */
Stefan Roese51d6d5d2008-06-26 17:36:39 +0200100
Stefan Roese707fd362009-09-24 09:55:50 +0200101 mtdcr(UIC0SR, 0xfc000000); /* clear all */
102 mtdcr(UIC0ER, 0x00000000); /* disable all */
103 mtdcr(UIC0CR, 0x00000000); /* all non-critical */
104 mtdcr(UIC0PR, 0xfc000000); /* */
105 mtdcr(UIC0TR, 0x00000000); /* */
106 mtdcr(UIC0VR, 0x00000001); /* */
wdenk544e9732004-02-06 23:19:44 +0000107
108 LED0_ON();
109
wdenk544e9732004-02-06 23:19:44 +0000110 return 0;
111}
112
Peter Tyser68e27f42009-07-17 19:01:07 -0500113int checkboard(void)
wdenk544e9732004-02-06 23:19:44 +0000114{
Peter Tyserb0590e72009-07-17 19:01:15 -0500115 char *s;
116
117 printf("Board: X-ES %s PMC SBC\n", CONFIG_SYS_BOARD_NAME);
118 printf(" ");
119 s = getenv("board_rev");
120 if (s)
121 printf("Rev %s, ", s);
122 s = getenv("serial#");
123 if (s)
124 printf("Serial# %s, ", s);
125 s = getenv("board_cfg");
126 if (s)
127 printf("Cfg %s", s);
128 printf("\n");
wdenk544e9732004-02-06 23:19:44 +0000129
Peter Tyser68e27f42009-07-17 19:01:07 -0500130 return 0;
wdenk544e9732004-02-06 23:19:44 +0000131}
132
Peter Tyser68e27f42009-07-17 19:01:07 -0500133phys_size_t initdram(int board_type)
wdenk544e9732004-02-06 23:19:44 +0000134{
Peter Tyserc95a8e92009-07-17 19:01:05 -0500135 return spd_sdram();
wdenk544e9732004-02-06 23:19:44 +0000136}
wdenk544e9732004-02-06 23:19:44 +0000137
Peter Tyser68e27f42009-07-17 19:01:07 -0500138/*
Stefan Roese5d8033e2009-11-12 16:41:09 +0100139 * Override weak pci_pre_init()
140 *
Peter Tyser68e27f42009-07-17 19:01:07 -0500141 * This routine is called just prior to registering the hose and gives
142 * the board the opportunity to check things. Returning a value of zero
143 * indicates that things are bad & PCI initialization should be aborted.
wdenk544e9732004-02-06 23:19:44 +0000144 *
Peter Tyser68e27f42009-07-17 19:01:07 -0500145 * Different boards may wish to customize the pci controller structure
146 * (add regions, override default access routines, etc) or perform
147 * certain pre-initialization actions.
148 */
Stefan Roese54ef7fd2007-06-25 15:57:39 +0200149#if defined(CONFIG_PCI)
Peter Tyser68e27f42009-07-17 19:01:07 -0500150int pci_pre_init(struct pci_controller * hose)
wdenk544e9732004-02-06 23:19:44 +0000151{
152 unsigned long strap;
Peter Tyser68e27f42009-07-17 19:01:07 -0500153
wdenk56ed43e2004-02-22 23:46:08 +0000154 /* See if we're supposed to setup the pci */
Stefan Roese918010a2009-09-09 16:25:29 +0200155 mfsdr(SDR0_SDSTP1, strap);
Peter Tyser68e27f42009-07-17 19:01:07 -0500156 if ((strap & 0x00010000) == 0)
157 return 0;
wdenk544e9732004-02-06 23:19:44 +0000158
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200159#if defined(CONFIG_SYS_PCI_FORCE_PCI_CONV)
Niklaus Giger728bd0a2009-10-04 20:04:20 +0200160 /* Setup System Device Register PCIL0_XCR */
Stefan Roese918010a2009-09-09 16:25:29 +0200161 mfsdr(SDR0_XCR, strap);
wdenk56ed43e2004-02-22 23:46:08 +0000162 strap &= 0x0f000000;
Stefan Roese918010a2009-09-09 16:25:29 +0200163 mtsdr(SDR0_XCR, strap);
wdenk56ed43e2004-02-22 23:46:08 +0000164#endif
Peter Tyser68e27f42009-07-17 19:01:07 -0500165
wdenk544e9732004-02-06 23:19:44 +0000166 return 1;
167}
Stefan Roese54ef7fd2007-06-25 15:57:39 +0200168#endif /* defined(CONFIG_PCI) */
wdenk544e9732004-02-06 23:19:44 +0000169
Peter Tyser68e27f42009-07-17 19:01:07 -0500170#if defined(CONFIG_PCI)
171/*
Stefan Roese4698fc92009-10-29 16:54:52 +0100172 * Override weak is_pci_host()
173 *
Peter Tyser68e27f42009-07-17 19:01:07 -0500174 * This routine is called to determine if a pci scan should be
175 * performed. With various hardware environments (especially cPCI and
176 * PPMC) it's insufficient to depend on the state of the arbiter enable
177 * bit in the strap register, or generic host/adapter assumptions.
wdenk544e9732004-02-06 23:19:44 +0000178 *
Peter Tyser68e27f42009-07-17 19:01:07 -0500179 * Rather than hard-code a bad assumption in the general 440 code, the
180 * 440 pci code requires the board to decide at runtime.
wdenk544e9732004-02-06 23:19:44 +0000181 *
Peter Tyser68e27f42009-07-17 19:01:07 -0500182 * Return 0 for adapter mode, non-zero for host (monarch) mode.
183 */
wdenk544e9732004-02-06 23:19:44 +0000184int is_pci_host(struct pci_controller *hose)
185{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200186 return ((in32(CONFIG_SYS_GPIO_BASE + 0x1C) & 0x00000800) == 0);
wdenk544e9732004-02-06 23:19:44 +0000187}
188#endif /* defined(CONFIG_PCI) */
189
190#ifdef CONFIG_POST
191/*
192 * Returns 1 if keys pressed to start the power-on long-running tests
193 * Called from board_init_f().
194 */
195int post_hotkeys_pressed(void)
196{
Peter Tyser68e27f42009-07-17 19:01:07 -0500197 return ctrlc();
wdenk544e9732004-02-06 23:19:44 +0000198}
199
Peter Tyser68e27f42009-07-17 19:01:07 -0500200void post_word_store(ulong a)
wdenk544e9732004-02-06 23:19:44 +0000201{
202 volatile ulong *save_addr =
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200203 (volatile ulong *)(CONFIG_SYS_POST_WORD_ADDR);
wdenk544e9732004-02-06 23:19:44 +0000204
205 *save_addr = a;
206}
207
Peter Tyser68e27f42009-07-17 19:01:07 -0500208ulong post_word_load(void)
wdenk544e9732004-02-06 23:19:44 +0000209{
210 volatile ulong *save_addr =
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200211 (volatile ulong *)(CONFIG_SYS_POST_WORD_ADDR);
wdenk544e9732004-02-06 23:19:44 +0000212
213 return *save_addr;
214}
Peter Tyser68e27f42009-07-17 19:01:07 -0500215#endif