blob: 54116413230b2b80f07f4c811ff83437fd212fda [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
TsiChungLiewb859ef12007-08-16 19:23:50 -05002/*
3 * Configuation settings for the Freescale MCF5329 FireEngine board.
4 *
5 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
6 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
TsiChungLiewb859ef12007-08-16 19:23:50 -05007 */
8
9/*
10 * board/config.h - configuration options, board specific
11 */
12
13#ifndef _M5235EVB_H
14#define _M5235EVB_H
15
16/*
17 * High Level Configuration Options
18 * (easy to change)
19 */
TsiChungLiewb859ef12007-08-16 19:23:50 -050020
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020021#define CONFIG_SYS_UART_PORT (0)
TsiChungLiewb859ef12007-08-16 19:23:50 -050022
TsiChungLiewb859ef12007-08-16 19:23:50 -050023#define CONFIG_WATCHDOG_TIMEOUT 5000 /* timeout in milliseconds, max timeout is 6.71sec */
24
TsiChungLiewb859ef12007-08-16 19:23:50 -050025/* I2C */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020026#define CONFIG_SYS_I2C_PINMUX_REG (gpio->par_qspi)
27#define CONFIG_SYS_I2C_PINMUX_CLR ~(GPIO_PAR_FECI2C_SCL_MASK | GPIO_PAR_FECI2C_SDA_MASK)
28#define CONFIG_SYS_I2C_PINMUX_SET (GPIO_PAR_FECI2C_SCL_I2CSCL | GPIO_PAR_FECI2C_SDA_I2CSDA)
TsiChungLiewb859ef12007-08-16 19:23:50 -050029
Patrick Delaunayfd501c02021-10-04 11:59:50 +020030/* this must be included AFTER the definition of CONFIG COMMANDS (if any) */
TsiChungLiewb859ef12007-08-16 19:23:50 -050031#ifdef CONFIG_MCFFEC
TsiChungLiewb859ef12007-08-16 19:23:50 -050032# define CONFIG_IPADDR 192.162.1.2
33# define CONFIG_NETMASK 255.255.255.0
34# define CONFIG_SERVERIP 192.162.1.1
35# define CONFIG_GATEWAYIP 192.162.1.1
TsiChungLiewb859ef12007-08-16 19:23:50 -050036#endif /* FEC_ENET */
37
Mario Six790d8442018-03-28 14:38:20 +020038#define CONFIG_HOSTNAME "M5235EVB"
TsiChungLiewb859ef12007-08-16 19:23:50 -050039#define CONFIG_EXTRA_ENV_SETTINGS \
40 "netdev=eth0\0" \
41 "loadaddr=10000\0" \
42 "u-boot=u-boot.bin\0" \
43 "load=tftp ${loadaddr) ${u-boot}\0" \
44 "upd=run load; run prog\0" \
45 "prog=prot off ffe00000 ffe3ffff;" \
46 "era ffe00000 ffe3ffff;" \
47 "cp.b ${loadaddr} ffe00000 ${filesize};"\
48 "save\0" \
49 ""
50
51#define CONFIG_PRAM 512 /* 512 KB */
TsiChungLiewb859ef12007-08-16 19:23:50 -050052
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020053#define CONFIG_SYS_CLK 75000000
54#define CONFIG_SYS_CPU_CLK CONFIG_SYS_CLK * 2
TsiChungLiewb859ef12007-08-16 19:23:50 -050055
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020056#define CONFIG_SYS_MBAR 0x40000000
TsiChungLiewb859ef12007-08-16 19:23:50 -050057
58/*
59 * Low Level Configuration Settings
60 * (address mappings, register initial values, etc.)
61 * You should know what you are doing if you make changes here.
62 */
63/*-----------------------------------------------------------------------
64 * Definitions for initial stack pointer and data area (in DPRAM)
65 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020066#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +020067#define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020068#define CONFIG_SYS_INIT_RAM_CTRL 0x21
TsiChungLiewb859ef12007-08-16 19:23:50 -050069
70/*-----------------------------------------------------------------------
71 * Start addresses for the final memory configuration
72 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020073 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiewb859ef12007-08-16 19:23:50 -050074 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020075#define CONFIG_SYS_SDRAM_BASE 0x00000000
76#define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
TsiChungLiewb859ef12007-08-16 19:23:50 -050077
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020078#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
TsiChungLiewb859ef12007-08-16 19:23:50 -050079
TsiChungLiewb859ef12007-08-16 19:23:50 -050080/*
81 * For booting Linux, the board info and command line data
82 * have to be in the first 8 MB of memory, since this is
83 * the maximum mapped by the Linux kernel during initialization ??
84 */
85/* Initial Memory map for Linux */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020086#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChungLiewb859ef12007-08-16 19:23:50 -050087
88/*-----------------------------------------------------------------------
89 * FLASH organization
90 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020091#ifdef CONFIG_SYS_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020092# define CONFIG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */
TsiChungLiewb859ef12007-08-16 19:23:50 -050093#endif
94
TsiChung Liew7f1a0462008-10-21 10:03:07 +000095#define CONFIG_SYS_FLASH_BASE (CONFIG_SYS_CS0_BASE)
TsiChungLiewb859ef12007-08-16 19:23:50 -050096
97/* Configuration for environment
98 * Environment is embedded in u-boot in the second sector of the flash
99 */
angelo@sysam.it6312a952015-03-29 22:54:16 +0200100
101#define LDS_BOARD_TEXT \
102 . = DEFINED(env_offset) ? env_offset : .; \
Simon Glass547cb402017-08-03 12:21:49 -0600103 env/embedded.o(.text);
angelo@sysam.it6312a952015-03-29 22:54:16 +0200104
TsiChungLiewb859ef12007-08-16 19:23:50 -0500105/*-----------------------------------------------------------------------
106 * Cache Configuration
107 */
TsiChungLiewb859ef12007-08-16 19:23:50 -0500108
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600109#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200110 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600111#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200112 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600113#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV)
114#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
115 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
116 CF_ACR_EN | CF_ACR_SM_ALL)
117#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_DISD | \
118 CF_CACR_CEIB | CF_CACR_DCM | \
119 CF_CACR_EUSP)
120
TsiChungLiewb859ef12007-08-16 19:23:50 -0500121/*-----------------------------------------------------------------------
122 * Chipselect bank definitions
123 */
124/*
125 * CS0 - NOR Flash 1, 2, 4, or 8MB
126 * CS1 - Available
127 * CS2 - Available
128 * CS3 - Available
129 * CS4 - Available
130 * CS5 - Available
131 * CS6 - Available
132 * CS7 - Available
133 */
Tom Rini9823f5e2022-03-24 17:18:04 -0400134#ifdef CONFIG_NORFLASH_PS32BIT
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000135# define CONFIG_SYS_CS0_BASE 0xFFC00000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200136# define CONFIG_SYS_CS0_MASK 0x003f0001
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000137# define CONFIG_SYS_CS0_CTRL 0x00001D00
TsiChungLiewb859ef12007-08-16 19:23:50 -0500138#else
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000139# define CONFIG_SYS_CS0_BASE 0xFFE00000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200140# define CONFIG_SYS_CS0_MASK 0x001f0001
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000141# define CONFIG_SYS_CS0_CTRL 0x00001D80
TsiChungLiewb859ef12007-08-16 19:23:50 -0500142#endif
143
144#endif /* _M5329EVB_H */