blob: 2c897cdf290110463b0d4e19f402d3aa5297c668 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +02002/*
3 * (C) Copyright 2008
4 * Sergei Poselenov, Emcraft Systems, sposelenov@emcraft.com.
5 *
6 * Wolfgang Denk <wd@denx.de>
7 * Copyright 2004 Freescale Semiconductor.
8 * (C) Copyright 2002,2003 Motorola,Inc.
9 * Xianghua Xiao <X.Xiao@motorola.com>
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020010 */
11
12/*
13 * Socrates
14 */
15
16#ifndef __CONFIG_H
17#define __CONFIG_H
18
19/* High Level Configuration Options */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020020#define CONFIG_SOCRATES 1
21
Gabor Juhosb4458732013-05-30 07:06:12 +000022#define CONFIG_PCI_INDIRECT_BRIDGE
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020023
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020024#define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
25
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020026/*
27 * Only possible on E500 Version 2 or newer cores.
28 */
29#define CONFIG_ENABLE_36BIT_PHYS 1
30
31/*
32 * sysclk for MPC85xx
33 *
34 * Two valid values are:
35 * 33000000
36 * 66000000
37 *
38 * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
39 * is likely the desired value here, so that is now the default.
40 * The board, however, can run at 66MHz. In any event, this value
41 * must match the settings of some switches. Details can be found
42 * in the README.mpc85xxads.
43 */
44
45#ifndef CONFIG_SYS_CLK_FREQ
46#define CONFIG_SYS_CLK_FREQ 66666666
47#endif
48
49/*
50 * These can be toggled for performance analysis, otherwise use default.
51 */
52#define CONFIG_L2_CACHE /* toggle L2 cache */
53#define CONFIG_BTB /* toggle branch predition */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020054
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020055#define CONFIG_SYS_INIT_DBCR DBCR_IDM /* Enable Debug Exceptions */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020056
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020057#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
58#define CONFIG_SYS_MEMTEST_START 0x00400000
59#define CONFIG_SYS_MEMTEST_END 0x00C00000
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020060
Timur Tabid8f341c2011-08-04 18:03:41 -050061#define CONFIG_SYS_CCSRBAR 0xE0000000
62#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020063
Kumar Gala01135a82008-08-26 22:56:56 -050064/* DDR Setup */
Kumar Gala01135a82008-08-26 22:56:56 -050065#undef CONFIG_FSL_DDR_INTERACTIVE
66#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
67#define CONFIG_DDR_SPD
68
69#undef CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
70#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
71
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020072#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
73#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Kumar Gala01135a82008-08-26 22:56:56 -050074#define CONFIG_VERY_BIG_RAM
75
Kumar Gala01135a82008-08-26 22:56:56 -050076#define CONFIG_DIMM_SLOTS_PER_CTLR 1
77#define CONFIG_CHIP_SELECTS_PER_CTRL 2
78
79/* I2C addresses of SPD EEPROMs */
Anatolij Gustschin2c04bc32008-09-17 11:45:51 +020080#define SPD_EEPROM_ADDRESS 0x50 /* CTLR 0 DIMM 0 */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020081
82#define CONFIG_DDR_DEFAULT_CL 30 /* CAS latency 3 */
83
84/* Hardcoded values, to use instead of SPD */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020085#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000f
86#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102
87#define CONFIG_SYS_DDR_TIMING_0 0x00260802
88#define CONFIG_SYS_DDR_TIMING_1 0x3935D322
89#define CONFIG_SYS_DDR_TIMING_2 0x14904CC8
90#define CONFIG_SYS_DDR_MODE 0x00480432
91#define CONFIG_SYS_DDR_INTERVAL 0x030C0100
92#define CONFIG_SYS_DDR_CONFIG_2 0x04400000
93#define CONFIG_SYS_DDR_CONFIG 0xC3008000
94#define CONFIG_SYS_DDR_CLK_CONTROL 0x03800000
95#define CONFIG_SYS_SDRAM_SIZE 256 /* in Megs */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020096
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020097/*
98 * Flash on the LocalBus
99 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200100#define CONFIG_SYS_LBC_CACHE_BASE 0xf0000000 /* Localbus cacheable */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200101
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200102#define CONFIG_SYS_FLASH0 0xFE000000
103#define CONFIG_SYS_FLASH1 0xFC000000
104#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH1, CONFIG_SYS_FLASH0 }
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200105
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200106#define CONFIG_SYS_LBC_FLASH_BASE CONFIG_SYS_FLASH1 /* Localbus flash start */
107#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_LBC_FLASH_BASE /* start of FLASH */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200108
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200109#define CONFIG_SYS_BR0_PRELIM 0xfe001001 /* port size 16bit */
110#define CONFIG_SYS_OR0_PRELIM 0xfe000030 /* 32MB Flash */
111#define CONFIG_SYS_BR1_PRELIM 0xfc001001 /* port size 16bit */
112#define CONFIG_SYS_OR1_PRELIM 0xfe000030 /* 32MB Flash */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200113
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200114#define CONFIG_SYS_FLASH_CFI /* flash is CFI compat. */
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200115#define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver*/
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200116
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200117#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
118#define CONFIG_SYS_MAX_FLASH_SECT 256 /* sectors per device */
119#undef CONFIG_SYS_FLASH_CHECKSUM
120#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
121#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200122
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200123#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200124
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200125#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
126#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
127#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
128#define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer presc.*/
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200129
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200130#define CONFIG_SYS_INIT_RAM_LOCK 1
131#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200132#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size used area in RAM*/
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200133
Wolfgang Denk0191e472010-10-26 14:34:52 +0200134#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200135#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200136
Detlev Zundel2aba8a12010-04-14 11:32:20 +0200137#define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384KiB for Mon */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200138#define CONFIG_SYS_MALLOC_LEN (4 << 20) /* Reserve 4 MB for malloc */
Detlev Zundel0244f672008-08-15 15:42:12 +0200139
140/* FPGA and NAND */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200141#define CONFIG_SYS_FPGA_BASE 0xc0000000
142#define CONFIG_SYS_FPGA_SIZE 0x00100000 /* 1 MB */
143#define CONFIG_SYS_HMI_BASE 0xc0010000
144#define CONFIG_SYS_BR3_PRELIM 0xc0001881 /* UPMA, 32-bit */
145#define CONFIG_SYS_OR3_PRELIM 0xfff00000 /* 1 MB */
Detlev Zundel0244f672008-08-15 15:42:12 +0200146
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200147#define CONFIG_SYS_NAND_BASE (CONFIG_SYS_FPGA_BASE + 0x70)
148#define CONFIG_SYS_MAX_NAND_DEVICE 1
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200149
Anatolij Gustschine6f5c912008-08-15 15:42:13 +0200150/* LIME GDC */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200151#define CONFIG_SYS_LIME_BASE 0xc8000000
152#define CONFIG_SYS_LIME_SIZE 0x04000000 /* 64 MB */
153#define CONFIG_SYS_BR2_PRELIM 0xc80018a1 /* UPMB, 32-bit */
154#define CONFIG_SYS_OR2_PRELIM 0xfc000000 /* 64 MB */
Anatolij Gustschine6f5c912008-08-15 15:42:13 +0200155
Anatolij Gustschine6f5c912008-08-15 15:42:13 +0200156#define CONFIG_VIDEO_MB862xx
Anatolij Gustschine7e44a02009-10-23 12:03:14 +0200157#define CONFIG_VIDEO_MB862xx_ACCEL
Anatolij Gustschine6f5c912008-08-15 15:42:13 +0200158#define CONFIG_VIDEO_LOGO
159#define CONFIG_VIDEO_BMP_LOGO
Anatolij Gustschine6f5c912008-08-15 15:42:13 +0200160#define VIDEO_FB_16BPP_PIXEL_SWAP
Wolfgang Grandeggere1b05842009-10-23 12:03:15 +0200161#define VIDEO_FB_16BPP_WORD_SWAP
Anatolij Gustschine6f5c912008-08-15 15:42:13 +0200162#define CONFIG_SPLASH_SCREEN
163#define CONFIG_VIDEO_BMP_GZIP
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200164#define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE (2 << 20) /* decompressed img */
Anatolij Gustschine6f5c912008-08-15 15:42:13 +0200165
Wolfgang Grandeggerb890f9e2009-10-23 12:03:13 +0200166/* SDRAM Clock frequency, 100MHz (0x0000) or 133MHz (0x10000) */
167#define CONFIG_SYS_MB862xx_CCF 0x10000
168/* SDRAM parameter */
169#define CONFIG_SYS_MB862xx_MMR 0x4157BA63
170
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200171/* Serial Port */
172
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200173#define CONFIG_SYS_NS16550_SERIAL
174#define CONFIG_SYS_NS16550_REG_SIZE 1
175#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200176
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200177#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
178#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200179
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200180#define CONFIG_SYS_BAUDRATE_TABLE \
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200181 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
182
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200183/*
184 * I2C
185 */
Heiko Schocherf2850742012-10-24 13:48:22 +0200186#define CONFIG_SYS_I2C
187#define CONFIG_SYS_I2C_FSL
188#define CONFIG_SYS_FSL_I2C_SPEED 102124
189#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
190#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
191#define CONFIG_SYS_FSL_I2C2_SPEED 102124
192#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
193#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
Detlev Zundel0244f672008-08-15 15:42:12 +0200194
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200195/* I2C RTC */
Sergei Poselenov09842c52008-05-07 15:10:49 +0200196#define CONFIG_RTC_RX8025 /* Use Epson rx8025 rtc via i2c */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200197#define CONFIG_SYS_I2C_RTC_ADDR 0x32 /* at address 0x32 */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200198
Anatolij Gustschine6f5c912008-08-15 15:42:13 +0200199/* I2C W83782G HW-Monitoring IC */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200200#define CONFIG_SYS_I2C_W83782G_ADDR 0x28 /* W83782G address */
Anatolij Gustschine6f5c912008-08-15 15:42:13 +0200201
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200202#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
Sergei Poselenov92cdc442008-05-27 10:36:07 +0200203
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200204/*
205 * General PCI
206 * Memory space is mapped 1-1.
207 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200208#define CONFIG_SYS_PCI_PHYS 0x80000000 /* 1G PCI TLB */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200209
Sergei Poselenove13be1a2008-05-27 13:47:00 +0200210/* PCI is clocked by the external source at 33 MHz */
211#define CONFIG_PCI_CLK_FREQ 33000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200212#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
213#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
214#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
215#define CONFIG_SYS_PCI1_IO_BASE 0xE2000000
216#define CONFIG_SYS_PCI1_IO_PHYS CONFIG_SYS_PCI1_IO_BASE
217#define CONFIG_SYS_PCI1_IO_SIZE 0x01000000 /* 16M */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200218
219#if defined(CONFIG_PCI)
Sergei Poselenov18343da2008-06-06 15:42:39 +0200220#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200221#endif /* CONFIG_PCI */
222
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200223#define CONFIG_MII 1 /* MII PHY management */
224#define CONFIG_TSEC1 1
225#define CONFIG_TSEC1_NAME "TSEC0"
Sergei Poselenov6be57752008-05-08 17:46:23 +0200226#define CONFIG_TSEC3 1
227#define CONFIG_TSEC3_NAME "TSEC1"
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200228#undef CONFIG_MPC85XX_FEC
229
230#define TSEC1_PHY_ADDR 0
Sergei Poselenov6be57752008-05-08 17:46:23 +0200231#define TSEC3_PHY_ADDR 1
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200232
233#define TSEC1_PHYIDX 0
Sergei Poselenov6be57752008-05-08 17:46:23 +0200234#define TSEC3_PHYIDX 0
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200235#define TSEC1_FLAGS TSEC_GIGABIT
Sergei Poselenov6be57752008-05-08 17:46:23 +0200236#define TSEC3_FLAGS TSEC_GIGABIT
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200237
Sergei Poselenov6be57752008-05-08 17:46:23 +0200238/* Options are: TSEC[0,1] */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200239#define CONFIG_ETHPRIME "TSEC0"
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200240
Sergei Poselenov09842c52008-05-07 15:10:49 +0200241#define CONFIG_HAS_ETH0
242#define CONFIG_HAS_ETH1
243
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200244/*
245 * Environment
246 */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200247#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200248#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200249#define CONFIG_ENV_SIZE 0x4000
250#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
251#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200252
253#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200254#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200255
256#define CONFIG_TIMESTAMP /* Print image info with ts */
257
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200258/*
259 * BOOTP options
260 */
261#define CONFIG_BOOTP_BOOTFILESIZE
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200262
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200263#undef CONFIG_WATCHDOG /* watchdog disabled */
264
265/*
266 * Miscellaneous configurable options
267 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200268#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200269
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200270/*
271 * For booting Linux, the board info and command line data
272 * have to be in the first 8 MB of memory, since this is
273 * the maximum mapped by the Linux kernel during initialization.
274 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200275#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200276
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200277#if defined(CONFIG_CMD_KGDB)
278#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port*/
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200279#endif
280
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200281#define CONFIG_LOADADDR 200000 /* default addr for tftp & bootm*/
282
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200283
284#define CONFIG_PREBOOT "echo;" \
Detlev Zundel0244f672008-08-15 15:42:12 +0200285 "echo Welcome on the ABB Socrates Board;" \
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200286 "echo"
287
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200288#define CONFIG_EXTRA_ENV_SETTINGS \
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200289 "netdev=eth0\0" \
290 "consdev=ttyS0\0" \
Detlev Zundel0244f672008-08-15 15:42:12 +0200291 "uboot_file=/home/tftp/syscon3/u-boot.bin\0" \
292 "bootfile=/home/tftp/syscon3/uImage\0" \
293 "fdt_file=/home/tftp/syscon3/socrates.dtb\0" \
294 "initrd_file=/home/tftp/syscon3/uinitrd.gz\0" \
295 "uboot_addr=FFFA0000\0" \
296 "kernel_addr=FE000000\0" \
297 "fdt_addr=FE1E0000\0" \
298 "ramdisk_addr=FE200000\0" \
299 "fdt_addr_r=B00000\0" \
300 "kernel_addr_r=200000\0" \
301 "ramdisk_addr_r=400000\0" \
302 "rootpath=/opt/eldk/ppc_85xxDP\0" \
303 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200304 "nfsargs=setenv bootargs root=/dev/nfs rw " \
305 "nfsroot=$serverip:$rootpath\0" \
Detlev Zundel0244f672008-08-15 15:42:12 +0200306 "addcons=setenv bootargs $bootargs " \
307 "console=$consdev,$baudrate\0" \
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200308 "addip=setenv bootargs $bootargs " \
309 "ip=$ipaddr:$serverip:$gatewayip:$netmask" \
310 ":$hostname:$netdev:off panic=1\0" \
Detlev Zundel0244f672008-08-15 15:42:12 +0200311 "boot_nor=run ramargs addcons;" \
Sergei Poselenov09842c52008-05-07 15:10:49 +0200312 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
Sergei Poselenov09842c52008-05-07 15:10:49 +0200313 "net_nfs=tftp ${kernel_addr_r} ${bootfile}; " \
314 "tftp ${fdt_addr_r} ${fdt_file}; " \
315 "run nfsargs addip addcons;" \
316 "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
Detlev Zundel0244f672008-08-15 15:42:12 +0200317 "update_uboot=tftp 100000 ${uboot_file};" \
318 "protect off fffa0000 ffffffff;" \
319 "era fffa0000 ffffffff;" \
320 "cp.b 100000 fffa0000 ${filesize};" \
321 "setenv filesize;saveenv\0" \
322 "update_kernel=tftp 100000 ${bootfile};" \
323 "era fe000000 fe1dffff;" \
324 "cp.b 100000 fe000000 ${filesize};" \
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200325 "setenv filesize;saveenv\0" \
Detlev Zundel0244f672008-08-15 15:42:12 +0200326 "update_fdt=tftp 100000 ${fdt_file};" \
327 "era fe1e0000 fe1fffff;" \
328 "cp.b 100000 fe1e0000 ${filesize};" \
329 "setenv filesize;saveenv\0" \
330 "update_initrd=tftp 100000 ${initrd_file};" \
331 "era fe200000 fe9fffff;" \
332 "cp.b 100000 fe200000 ${filesize};" \
333 "setenv filesize;saveenv\0" \
334 "clean_data=era fea00000 fff5ffff\0" \
335 "usbargs=setenv bootargs root=/dev/sda1 rw\0" \
336 "load_usb=usb start;" \
337 "ext2load usb 0:1 ${kernel_addr_r} /boot/uImage\0" \
338 "boot_usb=run load_usb usbargs addcons;" \
339 "bootm ${kernel_addr_r} - ${fdt_addr};" \
340 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200341 ""
Detlev Zundel0244f672008-08-15 15:42:12 +0200342#define CONFIG_BOOTCOMMAND "run boot_nor"
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200343
Sergei Poselenov09842c52008-05-07 15:10:49 +0200344/* pass open firmware flat tree */
Sergei Poselenov09842c52008-05-07 15:10:49 +0200345
Sergei Poselenoveeaaa612008-05-27 11:49:13 +0200346/* USB support */
347#define CONFIG_USB_OHCI_NEW 1
348#define CONFIG_PCI_OHCI 1
349#define CONFIG_PCI_OHCI_DEVNO 3 /* Number in PCI list */
Yuri Tikhonov11af42c2008-09-04 11:19:05 +0200350#define CONFIG_PCI_EHCI_DEVNO (CONFIG_PCI_OHCI_DEVNO / 2)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200351#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
352#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
353#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
Sergei Poselenoveeaaa612008-05-27 11:49:13 +0200354
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200355#endif /* __CONFIG_H */