blob: 631c78e6ee8f1f4a891bf037d7fd888e000210a1 [file] [log] [blame]
wdenk0f8c9762002-08-19 11:57:05 +00001/*
wdenk8d5d28a2005-04-02 22:37:54 +00002 * (C) Copyright 2001-2005
wdenk0f8c9762002-08-19 11:57:05 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_MPC8260 1 /* This is an MPC8260 CPU */
37#define CONFIG_CPU86 1 /* ...on a CPU86 board */
Jon Loeligerf5ad3782005-07-23 10:37:35 -050038#define CONFIG_CPM2 1 /* Has a CPM2 */
wdenk0f8c9762002-08-19 11:57:05 +000039
40/*
41 * select serial console configuration
42 *
43 * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
44 * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
45 * for SCC).
46 *
47 * if CONFIG_CONS_NONE is defined, then the serial console routines must
48 * defined elsewhere (for example, on the cogent platform, there are serial
49 * ports on the motherboard which are used for the serial console - see
50 * cogent/cma101/serial.[ch]).
51 */
52#undef CONFIG_CONS_ON_SMC /* define if console on SMC */
53#define CONFIG_CONS_ON_SCC /* define if console on SCC */
54#undef CONFIG_CONS_NONE /* define if console on something else*/
55#define CONFIG_CONS_INDEX 1 /* which serial channel for console */
56
57#if defined(CONFIG_CONS_NONE) || defined(CONFIG_CONS_USE_EXTC)
58#define CONFIG_BAUDRATE 230400
59#else
60#define CONFIG_BAUDRATE 9600
61#endif
62
63/*
64 * select ethernet configuration
65 *
66 * if either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected, then
67 * CONFIG_ETHER_INDEX must be set to the channel number (1-4 for SCC, 1-3
68 * for FCC)
69 *
70 * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be
71 * defined elsewhere (as for the console), or CFG_CMD_NET must be removed
72 * from CONFIG_COMMANDS to remove support for networking.
73 *
74 */
75#undef CONFIG_ETHER_ON_SCC /* define if ether on SCC */
76#define CONFIG_ETHER_ON_FCC /* define if ether on FCC */
77#undef CONFIG_ETHER_NONE /* define if ether on something else */
78#define CONFIG_ETHER_INDEX 1 /* which SCC/FCC channel for ethernet */
79
80#if defined(CONFIG_ETHER_ON_FCC) && (CONFIG_ETHER_INDEX == 1)
81
82/*
83 * - Rx-CLK is CLK11
84 * - Tx-CLK is CLK12
85 * - RAM for BD/Buffers is on the 60x Bus (see 28-13)
86 * - Enable Full Duplex in FSMR
87 */
88# define CFG_CMXFCR_MASK (CMXFCR_FC1|CMXFCR_RF1CS_MSK|CMXFCR_TF1CS_MSK)
89# define CFG_CMXFCR_VALUE (CMXFCR_RF1CS_CLK11|CMXFCR_TF1CS_CLK12)
90# define CFG_CPMFCR_RAMTYPE 0
91# define CFG_FCC_PSMR (FCC_PSMR_FDE|FCC_PSMR_LPB)
92
93#elif defined(CONFIG_ETHER_ON_FCC) && (CONFIG_ETHER_INDEX == 2)
94
95/*
96 * - Rx-CLK is CLK13
97 * - Tx-CLK is CLK14
98 * - RAM for BD/Buffers is on the 60x Bus (see 28-13)
99 * - Enable Full Duplex in FSMR
100 */
101# define CFG_CMXFCR_MASK (CMXFCR_FC2|CMXFCR_RF2CS_MSK|CMXFCR_TF2CS_MSK)
102# define CFG_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13|CMXFCR_TF2CS_CLK14)
103# define CFG_CPMFCR_RAMTYPE 0
104# define CFG_FCC_PSMR (FCC_PSMR_FDE|FCC_PSMR_LPB)
105
106#endif /* CONFIG_ETHER_ON_FCC, CONFIG_ETHER_INDEX */
107
108/* system clock rate (CLKIN) - equal to the 60x and local bus speed */
109#define CONFIG_8260_CLKIN 64000000 /* in Hz */
110
111#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
112
wdenk0f8c9762002-08-19 11:57:05 +0000113#define CONFIG_PREBOOT \
114 "echo; " \
115 "echo Type \"run flash_nfs\" to mount root filesystem over NFS; " \
116 "echo"
117
118#undef CONFIG_BOOTARGS
119#define CONFIG_BOOTCOMMAND \
120 "bootp; " \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100121 "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
122 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
wdenk0f8c9762002-08-19 11:57:05 +0000123 "bootm"
124
125/*-----------------------------------------------------------------------
126 * I2C/EEPROM/RTC configuration
127 */
128#define CONFIG_SOFT_I2C /* Software I2C support enabled */
129
130# define CFG_I2C_SPEED 50000
131# define CFG_I2C_SLAVE 0xFE
132/*
133 * Software (bit-bang) I2C driver configuration
134 */
135#define I2C_PORT 3 /* Port A=0, B=1, C=2, D=3 */
136#define I2C_ACTIVE (iop->pdir |= 0x00010000)
137#define I2C_TRISTATE (iop->pdir &= ~0x00010000)
138#define I2C_READ ((iop->pdat & 0x00010000) != 0)
139#define I2C_SDA(bit) if(bit) iop->pdat |= 0x00010000; \
140 else iop->pdat &= ~0x00010000
141#define I2C_SCL(bit) if(bit) iop->pdat |= 0x00020000; \
142 else iop->pdat &= ~0x00020000
143#define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
144
145#define CONFIG_RTC_PCF8563
146#define CFG_I2C_RTC_ADDR 0x51
147
148#undef CONFIG_WATCHDOG /* watchdog disabled */
149
150/*-----------------------------------------------------------------------
151 * Disk-On-Chip configuration
152 */
153
154#define CFG_MAX_DOC_DEVICE 1 /* Max number of DOC devices */
155
156#define CFG_DOC_SUPPORT_2000
157#define CFG_DOC_SUPPORT_MILLENNIUM
158
159/*-----------------------------------------------------------------------
160 * Miscellaneous configuration options
161 */
162
163#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
164#undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
165
166#define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT|CONFIG_BOOTP_BOOTFILESIZE)
167
wdenk0f8c9762002-08-19 11:57:05 +0000168
Jon Loeliger8c5f4a42007-07-05 19:52:35 -0500169/*
170 * Command line configuration.
171 */
172#include <config_cmd_default.h>
173
174#define CONFIG_CMD_BEDBUG
175#define CONFIG_CMD_DATE
176#define CONFIG_CMD_DHCP
177#define CONFIG_CMD_DOC
178#define CONFIG_CMD_EEPROM
179#define CONFIG_CMD_I2C
180#define CONFIG_CMD_NFS
181#define CONFIG_CMD_SNTP
182
wdenk0f8c9762002-08-19 11:57:05 +0000183
184/*
185 * Miscellaneous configurable options
186 */
187#define CFG_LONGHELP /* undef to save memory */
188#define CFG_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeliger8c5f4a42007-07-05 19:52:35 -0500189#if defined(CONFIG_CMD_KGDB)
wdenk0f8c9762002-08-19 11:57:05 +0000190#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
191#else
192#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
193#endif
194#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
195#define CFG_MAXARGS 16 /* max number of command args */
196#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
197
198#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
199#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
200
201#define CFG_LOAD_ADDR 0x100000 /* default load address */
202
203#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
204
205#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
206
207#define CFG_RESET_ADDRESS 0xFFF00100 /* "bad" address */
208
209/*
210 * For booting Linux, the board info and command line data
211 * have to be in the first 8 MB of memory, since this is
212 * the maximum mapped by the Linux kernel during initialization.
213 */
214#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
215
216/*-----------------------------------------------------------------------
217 * Flash configuration
218 */
219
220#define CFG_BOOTROM_BASE 0xFF800000
221#define CFG_BOOTROM_SIZE 0x00080000
222#define CFG_FLASH_BASE 0xFF000000
223#define CFG_FLASH_SIZE 0x00800000
224
225/*-----------------------------------------------------------------------
226 * FLASH organization
227 */
228#define CFG_MAX_FLASH_BANKS 2 /* max num of memory banks */
229#define CFG_MAX_FLASH_SECT 128 /* max num of sects on one chip */
230
231#define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
232#define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
233
234/*-----------------------------------------------------------------------
235 * Other areas to be mapped
236 */
237
238/* CS3: Dual ported SRAM */
239#define CFG_DPSRAM_BASE 0x40000000
240#define CFG_DPSRAM_SIZE 0x00020000
241
242/* CS4: DiskOnChip */
243#define CFG_DOC_BASE 0xF4000000
244#define CFG_DOC_SIZE 0x00100000
245
246/* CS5: FDC37C78 controller */
247#define CFG_FDC37C78_BASE 0xF1000000
248#define CFG_FDC37C78_SIZE 0x00100000
249
250/* CS6: Board configuration registers */
251#define CFG_BCRS_BASE 0xF2000000
252#define CFG_BCRS_SIZE 0x00010000
253
254/* CS7: VME Extended Access Range */
255#define CFG_VMEEAR_BASE 0x80000000
256#define CFG_VMEEAR_SIZE 0x01000000
257
258/* CS8: VME Standard Access Range */
259#define CFG_VMESAR_BASE 0xFE000000
260#define CFG_VMESAR_SIZE 0x01000000
261
262/* CS9: VME Short I/O Access Range */
263#define CFG_VMESIOAR_BASE 0xFD000000
264#define CFG_VMESIOAR_SIZE 0x01000000
265
266/*-----------------------------------------------------------------------
267 * Hard Reset Configuration Words
268 *
269 * if you change bits in the HRCW, you must also change the CFG_*
270 * defines for the various registers affected by the HRCW e.g. changing
271 * HRCW_DPPCxx requires you to also change CFG_SIUMCR.
272 */
273#if defined(CONFIG_BOOT_ROM)
274#define CFG_HRCW_MASTER (HRCW_CIP | HRCW_ISB100 | HRCW_BMS | \
275 HRCW_BPS01 | HRCW_CS10PC01)
276#else
277#define CFG_HRCW_MASTER (HRCW_CIP | HRCW_ISB100 | HRCW_BMS | HRCW_CS10PC01)
278#endif
279
280/* no slaves so just fill with zeros */
281#define CFG_HRCW_SLAVE1 0
282#define CFG_HRCW_SLAVE2 0
283#define CFG_HRCW_SLAVE3 0
284#define CFG_HRCW_SLAVE4 0
285#define CFG_HRCW_SLAVE5 0
286#define CFG_HRCW_SLAVE6 0
287#define CFG_HRCW_SLAVE7 0
288
289/*-----------------------------------------------------------------------
290 * Internal Memory Mapped Register
291 */
292#define CFG_IMMR 0xF0000000
293
294/*-----------------------------------------------------------------------
295 * Definitions for initial stack pointer and data area (in DPRAM)
296 */
297#define CFG_INIT_RAM_ADDR CFG_IMMR
298#define CFG_INIT_RAM_END 0x4000 /* End of used area in DPRAM */
299#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data*/
300#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
301#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
302
303/*-----------------------------------------------------------------------
304 * Start addresses for the final memory configuration
305 * (Set up by the startup code)
306 * Please note that CFG_SDRAM_BASE _must_ start at 0
307 *
308 * 60x SDRAM is mapped at CFG_SDRAM_BASE.
309 */
310#define CFG_SDRAM_BASE 0x00000000
311#define CFG_SDRAM_MAX_SIZE 0x08000000 /* max. 128 MB */
312#define CFG_MONITOR_BASE TEXT_BASE
313#define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
314#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc()*/
315
316#if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
317# define CFG_RAMBOOT
318#endif
319
320#if 0
321/* environment is in Flash */
322#define CFG_ENV_IS_IN_FLASH 1
323#ifdef CONFIG_BOOT_ROM
324# define CFG_ENV_ADDR (CFG_FLASH_BASE+0x70000)
325# define CFG_ENV_SIZE 0x10000
326# define CFG_ENV_SECT_SIZE 0x10000
327#endif
328#else
329/* environment is in EEPROM */
330#define CFG_ENV_IS_IN_EEPROM 1
331#define CFG_I2C_EEPROM_ADDR 0x58 /* EEPROM X24C16 */
332#define CFG_I2C_EEPROM_ADDR_LEN 1
333/* mask of address bits that overflow into the "EEPROM chip address" */
334#define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x07
335#define CFG_EEPROM_PAGE_WRITE_BITS 4
336#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
wdenkef5fe752003-03-12 10:41:04 +0000337#define CFG_ENV_OFFSET 512
338#define CFG_ENV_SIZE (2048 - 512)
wdenk0f8c9762002-08-19 11:57:05 +0000339#endif
340
341/*
342 * Internal Definitions
343 *
344 * Boot Flags
345 */
346#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH*/
347#define BOOTFLAG_WARM 0x02 /* Software reboot */
348
349
350/*-----------------------------------------------------------------------
351 * Cache Configuration
352 */
353#define CFG_CACHELINE_SIZE 32 /* For MPC8260 CPU */
Jon Loeliger8c5f4a42007-07-05 19:52:35 -0500354#if defined(CONFIG_CMD_KGDB)
wdenk0f8c9762002-08-19 11:57:05 +0000355# define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
356#endif
357
358/*-----------------------------------------------------------------------
359 * HIDx - Hardware Implementation-dependent Registers 2-11
360 *-----------------------------------------------------------------------
361 * HID0 also contains cache control - initially enable both caches and
362 * invalidate contents, then the final state leaves only the instruction
363 * cache enabled. Note that Power-On and Hard reset invalidate the caches,
364 * but Soft reset does not.
365 *
366 * HID1 has only read-only information - nothing to set.
367 */
368#define CFG_HID0_INIT (HID0_ICE|HID0_DCE|HID0_ICFI|\
wdenk57b2d802003-06-27 21:31:46 +0000369 HID0_DCI|HID0_IFEM|HID0_ABE)
wdenk0f8c9762002-08-19 11:57:05 +0000370#define CFG_HID0_FINAL (HID0_IFEM|HID0_ABE)
371#define CFG_HID2 0
372
373/*-----------------------------------------------------------------------
374 * RMR - Reset Mode Register 5-5
375 *-----------------------------------------------------------------------
376 * turn on Checkstop Reset Enable
377 */
378#define CFG_RMR RMR_CSRE
379
380/*-----------------------------------------------------------------------
381 * BCR - Bus Configuration 4-25
382 *-----------------------------------------------------------------------
383 */
384#define BCR_APD01 0x10000000
385#define CFG_BCR (BCR_APD01|BCR_ETM|BCR_LETM) /* 8260 mode */
386
387/*-----------------------------------------------------------------------
388 * SIUMCR - SIU Module Configuration 4-31
389 *-----------------------------------------------------------------------
390 */
391#define CFG_SIUMCR (SIUMCR_BBD|SIUMCR_DPPC00|SIUMCR_APPC10|\
392 SIUMCR_CS10PC01|SIUMCR_BCTLC10)
393
394/*-----------------------------------------------------------------------
395 * SYPCR - System Protection Control 4-35
396 * SYPCR can only be written once after reset!
397 *-----------------------------------------------------------------------
398 * Watchdog & Bus Monitor Timer max, 60x Bus Monitor enable
399 */
400#if defined(CONFIG_WATCHDOG)
401#define CFG_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
wdenk57b2d802003-06-27 21:31:46 +0000402 SYPCR_SWRI|SYPCR_SWP|SYPCR_SWE)
wdenk0f8c9762002-08-19 11:57:05 +0000403#else
404#define CFG_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
wdenk57b2d802003-06-27 21:31:46 +0000405 SYPCR_SWRI|SYPCR_SWP)
wdenk0f8c9762002-08-19 11:57:05 +0000406#endif /* CONFIG_WATCHDOG */
407
408/*-----------------------------------------------------------------------
409 * TMCNTSC - Time Counter Status and Control 4-40
410 *-----------------------------------------------------------------------
411 * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk,
412 * and enable Time Counter
413 */
414#define CFG_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
415
416/*-----------------------------------------------------------------------
417 * PISCR - Periodic Interrupt Status and Control 4-42
418 *-----------------------------------------------------------------------
419 * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable
420 * Periodic timer
421 */
422#define CFG_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
423
424/*-----------------------------------------------------------------------
425 * SCCR - System Clock Control 9-8
426 *-----------------------------------------------------------------------
427 * Ensure DFBRG is Divide by 16
428 */
429#define CFG_SCCR SCCR_DFBRG01
430
431/*-----------------------------------------------------------------------
432 * RCCR - RISC Controller Configuration 13-7
433 *-----------------------------------------------------------------------
434 */
435#define CFG_RCCR 0
436
437#define CFG_MIN_AM_MASK 0xC0000000
438/*-----------------------------------------------------------------------
439 * MPTPR - Memory Refresh Timer Prescaler Register 10-18
440 *-----------------------------------------------------------------------
441 */
442#define CFG_MPTPR 0x1F00
443
444/*-----------------------------------------------------------------------
445 * PSRT - Refresh Timer Register 10-16
446 *-----------------------------------------------------------------------
447 */
448#define CFG_PSRT 0x0f
449
450/*-----------------------------------------------------------------------
451 * PSRT - SDRAM Mode Register 10-10
452 *-----------------------------------------------------------------------
453 */
454
455 /* SDRAM initialization values for 8-column chips
456 */
457#define CFG_OR2_8COL (CFG_MIN_AM_MASK |\
458 ORxS_BPD_4 |\
459 ORxS_ROWST_PBI0_A9 |\
460 ORxS_NUMR_12)
461
462#define CFG_PSDMR_8COL (PSDMR_SDAM_A13_IS_A5 |\
463 PSDMR_BSMA_A14_A16 |\
464 PSDMR_SDA10_PBI0_A10 |\
465 PSDMR_RFRC_7_CLK |\
466 PSDMR_PRETOACT_2W |\
467 PSDMR_ACTTORW_1W |\
468 PSDMR_LDOTOPRE_1C |\
469 PSDMR_WRC_1C |\
470 PSDMR_CL_2)
471
472 /* SDRAM initialization values for 9-column chips
473 */
474#define CFG_OR2_9COL (CFG_MIN_AM_MASK |\
475 ORxS_BPD_4 |\
476 ORxS_ROWST_PBI0_A7 |\
477 ORxS_NUMR_13)
478
479#define CFG_PSDMR_9COL (PSDMR_SDAM_A14_IS_A5 |\
480 PSDMR_BSMA_A13_A15 |\
481 PSDMR_SDA10_PBI0_A9 |\
482 PSDMR_RFRC_7_CLK |\
483 PSDMR_PRETOACT_2W |\
484 PSDMR_ACTTORW_1W |\
485 PSDMR_LDOTOPRE_1C |\
486 PSDMR_WRC_1C |\
487 PSDMR_CL_2)
488
489/*
490 * Init Memory Controller:
491 *
492 * Bank Bus Machine PortSz Device
493 * ---- --- ------- ------ ------
494 * 0 60x GPCM 8 bit Boot ROM
495 * 1 60x GPCM 64 bit FLASH
496 * 2 60x SDRAM 64 bit SDRAM
497 *
498 */
499
500#define CFG_MRS_OFFS 0x00000000
501
502#ifdef CONFIG_BOOT_ROM
503/* Bank 0 - Boot ROM
504 */
505#define CFG_BR0_PRELIM ((CFG_BOOTROM_BASE & BRx_BA_MSK)|\
wdenk57b2d802003-06-27 21:31:46 +0000506 BRx_PS_8 |\
507 BRx_MS_GPCM_P |\
508 BRx_V)
wdenk0f8c9762002-08-19 11:57:05 +0000509
510#define CFG_OR0_PRELIM (P2SZ_TO_AM(CFG_BOOTROM_SIZE) |\
wdenk57b2d802003-06-27 21:31:46 +0000511 ORxG_CSNT |\
512 ORxG_ACS_DIV1 |\
513 ORxG_SCY_3_CLK |\
514 ORxU_EHTR_8IDLE)
wdenk0f8c9762002-08-19 11:57:05 +0000515
516/* Bank 1 - FLASH
517 */
518#define CFG_BR1_PRELIM ((CFG_FLASH_BASE & BRx_BA_MSK) |\
wdenk57b2d802003-06-27 21:31:46 +0000519 BRx_PS_64 |\
520 BRx_MS_GPCM_P |\
521 BRx_V)
wdenk0f8c9762002-08-19 11:57:05 +0000522
523#define CFG_OR1_PRELIM (P2SZ_TO_AM(CFG_FLASH_SIZE) |\
wdenk57b2d802003-06-27 21:31:46 +0000524 ORxG_CSNT |\
525 ORxG_ACS_DIV1 |\
526 ORxG_SCY_3_CLK |\
527 ORxU_EHTR_8IDLE)
wdenk0f8c9762002-08-19 11:57:05 +0000528
529#else /* CONFIG_BOOT_ROM */
530/* Bank 0 - FLASH
531 */
532#define CFG_BR0_PRELIM ((CFG_FLASH_BASE & BRx_BA_MSK) |\
wdenk57b2d802003-06-27 21:31:46 +0000533 BRx_PS_64 |\
534 BRx_MS_GPCM_P |\
535 BRx_V)
wdenk0f8c9762002-08-19 11:57:05 +0000536
537#define CFG_OR0_PRELIM (P2SZ_TO_AM(CFG_FLASH_SIZE) |\
wdenk57b2d802003-06-27 21:31:46 +0000538 ORxG_CSNT |\
539 ORxG_ACS_DIV1 |\
540 ORxG_SCY_3_CLK |\
541 ORxU_EHTR_8IDLE)
wdenk0f8c9762002-08-19 11:57:05 +0000542
543/* Bank 1 - Boot ROM
544 */
545#define CFG_BR1_PRELIM ((CFG_BOOTROM_BASE & BRx_BA_MSK)|\
wdenk57b2d802003-06-27 21:31:46 +0000546 BRx_PS_8 |\
547 BRx_MS_GPCM_P |\
548 BRx_V)
wdenk0f8c9762002-08-19 11:57:05 +0000549
550#define CFG_OR1_PRELIM (P2SZ_TO_AM(CFG_BOOTROM_SIZE) |\
wdenk57b2d802003-06-27 21:31:46 +0000551 ORxG_CSNT |\
552 ORxG_ACS_DIV1 |\
553 ORxG_SCY_3_CLK |\
554 ORxU_EHTR_8IDLE)
wdenk0f8c9762002-08-19 11:57:05 +0000555
556#endif /* CONFIG_BOOT_ROM */
557
558
559/* Bank 2 - 60x bus SDRAM
560 */
561#ifndef CFG_RAMBOOT
562#define CFG_BR2_PRELIM ((CFG_SDRAM_BASE & BRx_BA_MSK) |\
wdenk57b2d802003-06-27 21:31:46 +0000563 BRx_PS_64 |\
564 BRx_MS_SDRAM_P |\
565 BRx_V)
wdenk0f8c9762002-08-19 11:57:05 +0000566
567#define CFG_OR2_PRELIM CFG_OR2_9COL
568
569#define CFG_PSDMR CFG_PSDMR_9COL
570#endif /* CFG_RAMBOOT */
571
572/* Bank 3 - Dual Ported SRAM
573 */
574#define CFG_BR3_PRELIM ((CFG_DPSRAM_BASE & BRx_BA_MSK) |\
wdenk57b2d802003-06-27 21:31:46 +0000575 BRx_PS_16 |\
576 BRx_MS_GPCM_P |\
577 BRx_V)
wdenk0f8c9762002-08-19 11:57:05 +0000578
579#define CFG_OR3_PRELIM (P2SZ_TO_AM(CFG_DPSRAM_SIZE) |\
wdenk57b2d802003-06-27 21:31:46 +0000580 ORxG_CSNT |\
581 ORxG_ACS_DIV1 |\
582 ORxG_SCY_5_CLK |\
583 ORxG_SETA)
wdenk0f8c9762002-08-19 11:57:05 +0000584
585/* Bank 4 - DiskOnChip
586 */
587#define CFG_BR4_PRELIM ((CFG_DOC_BASE & BRx_BA_MSK) |\
wdenk57b2d802003-06-27 21:31:46 +0000588 BRx_PS_8 |\
589 BRx_MS_GPCM_P |\
590 BRx_V)
wdenk0f8c9762002-08-19 11:57:05 +0000591
592#define CFG_OR4_PRELIM (P2SZ_TO_AM(CFG_DOC_SIZE) |\
wdenk57b2d802003-06-27 21:31:46 +0000593 ORxG_ACS_DIV2 |\
594 ORxG_SCY_5_CLK |\
595 ORxU_EHTR_8IDLE)
wdenk0f8c9762002-08-19 11:57:05 +0000596
597/* Bank 5 - FDC37C78 controller
598 */
599#define CFG_BR5_PRELIM ((CFG_FDC37C78_BASE & BRx_BA_MSK) |\
wdenk57b2d802003-06-27 21:31:46 +0000600 BRx_PS_8 |\
601 BRx_MS_GPCM_P |\
602 BRx_V)
wdenk0f8c9762002-08-19 11:57:05 +0000603
604#define CFG_OR5_PRELIM (P2SZ_TO_AM(CFG_FDC37C78_SIZE) |\
wdenk57b2d802003-06-27 21:31:46 +0000605 ORxG_ACS_DIV2 |\
606 ORxG_SCY_8_CLK |\
607 ORxU_EHTR_8IDLE)
wdenk0f8c9762002-08-19 11:57:05 +0000608
609/* Bank 6 - Board control registers
610 */
611#define CFG_BR6_PRELIM ((CFG_BCRS_BASE & BRx_BA_MSK) |\
wdenk57b2d802003-06-27 21:31:46 +0000612 BRx_PS_8 |\
613 BRx_MS_GPCM_P |\
614 BRx_V)
wdenk0f8c9762002-08-19 11:57:05 +0000615
616#define CFG_OR6_PRELIM (P2SZ_TO_AM(CFG_BCRS_SIZE) |\
wdenk57b2d802003-06-27 21:31:46 +0000617 ORxG_CSNT |\
618 ORxG_SCY_5_CLK)
wdenk0f8c9762002-08-19 11:57:05 +0000619
620/* Bank 7 - VME Extended Access Range
621 */
622#define CFG_BR7_PRELIM ((CFG_VMEEAR_BASE & BRx_BA_MSK) |\
wdenk57b2d802003-06-27 21:31:46 +0000623 BRx_PS_32 |\
624 BRx_MS_GPCM_P |\
625 BRx_V)
wdenk0f8c9762002-08-19 11:57:05 +0000626
627#define CFG_OR7_PRELIM (P2SZ_TO_AM(CFG_VMEEAR_SIZE) |\
wdenk57b2d802003-06-27 21:31:46 +0000628 ORxG_CSNT |\
629 ORxG_ACS_DIV1 |\
630 ORxG_SCY_5_CLK |\
631 ORxG_SETA)
wdenk0f8c9762002-08-19 11:57:05 +0000632
633/* Bank 8 - VME Standard Access Range
634 */
635#define CFG_BR8_PRELIM ((CFG_VMESAR_BASE & BRx_BA_MSK) |\
wdenk57b2d802003-06-27 21:31:46 +0000636 BRx_PS_16 |\
637 BRx_MS_GPCM_P |\
638 BRx_V)
wdenk0f8c9762002-08-19 11:57:05 +0000639
640#define CFG_OR8_PRELIM (P2SZ_TO_AM(CFG_VMESAR_SIZE) |\
wdenk57b2d802003-06-27 21:31:46 +0000641 ORxG_CSNT |\
642 ORxG_ACS_DIV1 |\
643 ORxG_SCY_5_CLK |\
644 ORxG_SETA)
wdenk0f8c9762002-08-19 11:57:05 +0000645
646/* Bank 9 - VME Short I/O Access Range
647 */
648#define CFG_BR9_PRELIM ((CFG_VMESIOAR_BASE & BRx_BA_MSK) |\
wdenk57b2d802003-06-27 21:31:46 +0000649 BRx_PS_16 |\
650 BRx_MS_GPCM_P |\
651 BRx_V)
wdenk0f8c9762002-08-19 11:57:05 +0000652
653#define CFG_OR9_PRELIM (P2SZ_TO_AM(CFG_VMESIOAR_SIZE) |\
wdenk57b2d802003-06-27 21:31:46 +0000654 ORxG_CSNT |\
655 ORxG_ACS_DIV1 |\
656 ORxG_SCY_5_CLK |\
657 ORxG_SETA)
wdenk0f8c9762002-08-19 11:57:05 +0000658
659#endif /* __CONFIG_H */