blob: 4c0647bb69f5c9d9513c692a0d94ba5a5992e69b [file] [log] [blame]
Tim Schendekehl024b61c2011-11-01 23:55:01 +00001/*
2 * (C) Copyright 2011
3 * egnite GmbH <info@egnite.de>
4 *
5 * Configuation settings for Ethernut 5 with AT91SAM9XE.
6 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02007 * SPDX-License-Identifier: GPL-2.0+
Tim Schendekehl024b61c2011-11-01 23:55:01 +00008 */
9
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
13#include <asm/hardware.h>
14
15/* The first stage boot loader expects u-boot running at this address. */
16#define CONFIG_SYS_TEXT_BASE 0x27000000 /* 16MB available */
17
18/* The first stage boot loader takes care of low level initialization. */
19#define CONFIG_SKIP_LOWLEVEL_INIT
20
21/* Set our official architecture number. */
Tim Schendekehl024b61c2011-11-01 23:55:01 +000022#define CONFIG_MACH_TYPE MACH_TYPE_ETHERNUT5
23
24/* CPU information */
Tim Schendekehl024b61c2011-11-01 23:55:01 +000025#define CONFIG_ARCH_CPU_INIT
26
27/* ARM asynchronous clock */
28#define CONFIG_SYS_AT91_SLOW_CLOCK 32768 /* slow clock xtal */
29#define CONFIG_SYS_AT91_MAIN_CLOCK 18432000 /* 18.432 MHz crystal */
Tim Schendekehl024b61c2011-11-01 23:55:01 +000030
31/* 32kB internal SRAM */
32#define CONFIG_SRAM_BASE 0x00300000 /*AT91SAM9XE_SRAM_BASE */
33#define CONFIG_SRAM_SIZE (32 << 10)
Rob Herring72e6d652012-07-13 09:44:01 +000034#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SRAM_BASE + CONFIG_SRAM_SIZE - \
35 GENERATED_GBL_DATA_SIZE)
Tim Schendekehl024b61c2011-11-01 23:55:01 +000036
37/* 128MB SDRAM in 1 bank */
38#define CONFIG_NR_DRAM_BANKS 1
39#define CONFIG_SYS_SDRAM_BASE 0x20000000
40#define CONFIG_SYS_SDRAM_SIZE (128 << 20)
41#define CONFIG_SYS_LOAD_ADDR CONFIG_SYS_SDRAM_BASE
42#define CONFIG_LOADADDR CONFIG_SYS_LOAD_ADDR
43#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (1 << 20))
44#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
45#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_TEXT_BASE \
46 - CONFIG_SYS_MALLOC_LEN)
47
48/* 512kB on-chip NOR flash */
49# define CONFIG_SYS_MAX_FLASH_BANKS 1
50# define CONFIG_SYS_FLASH_BASE 0x00200000 /* AT91SAM9XE_FLASH_BASE */
51# define CONFIG_AT91_EFLASH
52# define CONFIG_SYS_MAX_FLASH_SECT 32
53# define CONFIG_SYS_FLASH_PROTECTION /* First stage loader in sector 0 */
54# define CONFIG_EFLASH_PROTSECTORS 1
55
56/* 512kB DataFlash at NPCS0 */
57#define CONFIG_SYS_MAX_DATAFLASH_BANKS 1
58#define CONFIG_HAS_DATAFLASH
Tim Schendekehl024b61c2011-11-01 23:55:01 +000059#define CONFIG_ATMEL_DATAFLASH_SPI
60#define CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 0xC0000000
61#define DATAFLASH_TCSS (0x1a << 16)
62#define DATAFLASH_TCHS (0x1 << 24)
63
Tim Schendekehl024b61c2011-11-01 23:55:01 +000064#define CONFIG_ENV_OFFSET 0x3DE000
65#define CONFIG_ENV_SECT_SIZE (132 << 10)
66#define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
67#define CONFIG_ENV_ADDR (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 \
68 + CONFIG_ENV_OFFSET)
69#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 \
70 + 0x042000)
71
72/* SPI */
73#define CONFIG_ATMEL_SPI
Tim Schendekehl024b61c2011-11-01 23:55:01 +000074#define AT91_SPI_CLK 15000000
75
76/* Serial port */
77#define CONFIG_ATMEL_USART
78#define CONFIG_USART3 /* USART 3 is DBGU */
Tim Schendekehl024b61c2011-11-01 23:55:01 +000079#define CONFIG_USART_BASE ATMEL_BASE_DBGU
80#define CONFIG_USART_ID ATMEL_ID_SYS
81
82/* Misc. hardware drivers */
83#define CONFIG_AT91_GPIO
84
85/* Command line configuration */
Tim Schendekehl024b61c2011-11-01 23:55:01 +000086#define CONFIG_CMD_NAND
Tim Schendekehl024b61c2011-11-01 23:55:01 +000087
Joe Hershberger5a9d7f12015-06-22 16:15:30 -050088#ifndef MINIMAL_LOADER
Tim Schendekehl024b61c2011-11-01 23:55:01 +000089#define CONFIG_CMD_REISER
90#define CONFIG_CMD_SAVES
Tim Schendekehl024b61c2011-11-01 23:55:01 +000091#endif
92
93/* NAND flash */
94#ifdef CONFIG_CMD_NAND
95#define CONFIG_SYS_MAX_NAND_DEVICE 1
96#define CONFIG_SYS_NAND_BASE 0x40000000
97#define CONFIG_SYS_NAND_DBW_8
98#define CONFIG_NAND_ATMEL
99/* our ALE is AD21 */
100#define CONFIG_SYS_NAND_MASK_ALE (1 << 21)
101/* our CLE is AD22 */
102#define CONFIG_SYS_NAND_MASK_CLE (1 << 22)
Andreas Bießmanna4c24d32013-11-29 12:13:45 +0100103#define CONFIG_SYS_NAND_ENABLE_PIN GPIO_PIN_PC(14)
Tim Schendekehl024b61c2011-11-01 23:55:01 +0000104#endif
105
106/* JFFS2 */
107#ifdef CONFIG_CMD_JFFS2
Tim Schendekehl024b61c2011-11-01 23:55:01 +0000108#define CONFIG_JFFS2_CMDLINE
109#define CONFIG_JFFS2_NAND
110#endif
111
112/* Ethernet */
Tim Schendekehl024b61c2011-11-01 23:55:01 +0000113#define CONFIG_NET_RETRY_COUNT 20
114#define CONFIG_MACB
115#define CONFIG_RMII
116#define CONFIG_PHY_ID 0
117#define CONFIG_MACB_SEARCH_PHY
118
119/* MMC */
120#ifdef CONFIG_CMD_MMC
Tim Schendekehl024b61c2011-11-01 23:55:01 +0000121#define CONFIG_GENERIC_ATMEL_MCI
122#define CONFIG_SYS_MMC_CD_PIN AT91_PIO_PORTC, 8
123#endif
124
125/* USB */
126#ifdef CONFIG_CMD_USB
127#define CONFIG_USB_ATMEL
Bo Shen4a985df2013-10-21 16:14:00 +0800128#define CONFIG_USB_ATMEL_CLK_SEL_PLLB
Tim Schendekehl024b61c2011-11-01 23:55:01 +0000129#define CONFIG_USB_OHCI_NEW
130#define CONFIG_SYS_USB_OHCI_CPU_INIT
131#define CONFIG_SYS_USB_OHCI_REGS_BASE 0x00500000
132#define CONFIG_SYS_USB_OHCI_SLOT_NAME "host"
133#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2
Tim Schendekehl024b61c2011-11-01 23:55:01 +0000134#endif
135
136/* RTC */
137#if defined(CONFIG_CMD_DATE) || defined(CONFIG_CMD_SNTP)
138#define CONFIG_RTC_PCF8563
139#define CONFIG_SYS_I2C_RTC_ADDR 0x51
140#endif
141
142/* I2C */
143#define CONFIG_SYS_MAX_I2C_BUS 1
Heiko Schocher479a4cf2013-01-29 08:53:15 +0100144
145#define CONFIG_SYS_I2C
146#define CONFIG_SYS_I2C_SOFT /* I2C bit-banged */
147#define CONFIG_SYS_I2C_SOFT_SPEED 100000
148#define CONFIG_SYS_I2C_SOFT_SLAVE 0
Tim Schendekehl024b61c2011-11-01 23:55:01 +0000149
Tim Schendekehl024b61c2011-11-01 23:55:01 +0000150#define I2C_SOFT_DECLARATIONS
151
152#define GPIO_I2C_SCL AT91_PIO_PORTA, 24
153#define GPIO_I2C_SDA AT91_PIO_PORTA, 23
154
155#define I2C_INIT { \
156 at91_set_pio_periph(AT91_PIO_PORTA, 23, 0); \
157 at91_set_pio_multi_drive(AT91_PIO_PORTA, 23, 1); \
158 at91_set_pio_periph(AT91_PIO_PORTA, 24, 0); \
159 at91_set_pio_output(AT91_PIO_PORTA, 24, 0); \
160 at91_set_pio_multi_drive(AT91_PIO_PORTA, 24, 1); \
161}
162
163#define I2C_ACTIVE at91_set_pio_output(AT91_PIO_PORTA, 23, 0)
164#define I2C_TRISTATE at91_set_pio_input(AT91_PIO_PORTA, 23, 0)
165#define I2C_SCL(bit) at91_set_pio_value(AT91_PIO_PORTA, 24, bit)
166#define I2C_SDA(bit) at91_set_pio_value(AT91_PIO_PORTA, 23, bit)
167#define I2C_DELAY udelay(100)
168#define I2C_READ at91_get_pio_value(AT91_PIO_PORTA, 23)
169
170/* DHCP/BOOTP options */
171#ifdef CONFIG_CMD_DHCP
172#define CONFIG_BOOTP_BOOTFILESIZE
173#define CONFIG_BOOTP_BOOTPATH
174#define CONFIG_BOOTP_GATEWAY
175#define CONFIG_BOOTP_HOSTNAME
176#define CONFIG_SYS_AUTOLOAD "n"
177#endif
178
179/* File systems */
180#define CONFIG_MTD_DEVICE
181#define CONFIG_MTD_PARTITIONS
182#if defined(CONFIG_CMD_MTDPARTS) || defined(CONFIG_CMD_NAND)
183#define MTDIDS_DEFAULT "nand0=atmel_nand"
184#define MTDPARTS_DEFAULT "mtdparts=atmel_nand:-(root)"
185#endif
Tim Schendekehl024b61c2011-11-01 23:55:01 +0000186
187/* Boot command */
Tim Schendekehl024b61c2011-11-01 23:55:01 +0000188#define CONFIG_CMDLINE_TAG
189#define CONFIG_SETUP_MEMORY_TAGS
190#define CONFIG_INITRD_TAG
191#define CONFIG_BOOTCOMMAND "cp.b 0xC00C6000 ${loadaddr} 0x294000; bootm"
192#if defined(CONFIG_CMD_NAND)
193#define CONFIG_BOOTARGS "console=ttyS0,115200 " \
194 "root=/dev/mtdblock0 " \
195 MTDPARTS_DEFAULT \
196 " rw rootfstype=jffs2"
197#endif
198
199/* Misc. u-boot settings */
Tim Schendekehl024b61c2011-11-01 23:55:01 +0000200#define CONFIG_SYS_CBSIZE 256
201#define CONFIG_SYS_MAXARGS 16
202#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + 16 \
203 + sizeof(CONFIG_SYS_PROMPT))
204#define CONFIG_SYS_LONGHELP
205#define CONFIG_CMDLINE_EDITING
206
207#endif