blob: ab881662d14332599e8dce87570ff4116a184b21 [file] [log] [blame]
Poonam Aggrwal987862c2009-08-05 13:29:24 +05301/*
Kumar Galaa9db4ec2011-01-11 00:52:35 -06002 * Copyright 2009-2011 Freescale Semiconductor, Inc.
Poonam Aggrwal987862c2009-08-05 13:29:24 +05303 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23/*
24 * P1 P2 RDB board configuration file
25 * This file is intended to address a set of Low End and Ultra Low End
26 * Freescale SOCs of QorIQ series(RDB platforms).
27 * Currently only P2020RDB
28 */
29
30#ifndef __CONFIG_H
31#define __CONFIG_H
32
Poonam Aggrwalc4b852a2011-02-09 20:05:29 +000033#ifdef CONFIG_36BIT
34#define CONFIG_PHYS_64BIT
35#endif
36
Wolfgang Denkdc25d152010-10-04 19:58:00 +020037#ifdef CONFIG_P1011RDB
Kumar Gala5b62efc2009-09-10 16:31:53 -050038#define CONFIG_P1011
39#endif
Wolfgang Denkdc25d152010-10-04 19:58:00 +020040#ifdef CONFIG_P1020RDB
Kumar Gala5b62efc2009-09-10 16:31:53 -050041#define CONFIG_P1020
42#endif
Wolfgang Denkdc25d152010-10-04 19:58:00 +020043#ifdef CONFIG_P2010RDB
Kumar Gala5b62efc2009-09-10 16:31:53 -050044#define CONFIG_P2010
45#endif
Wolfgang Denkdc25d152010-10-04 19:58:00 +020046#ifdef CONFIG_P2020RDB
Kumar Gala5b62efc2009-09-10 16:31:53 -050047#define CONFIG_P2020
48#endif
49
Wolfgang Denkdc25d152010-10-04 19:58:00 +020050#ifdef CONFIG_NAND
Dipen Dudhate98a3fc2009-10-08 13:33:18 +053051#define CONFIG_NAND_U_BOOT 1
52#define CONFIG_RAMBOOT_NAND 1
Haiying Wang31b90122010-11-10 15:37:13 -050053#ifdef CONFIG_NAND_SPL
54#define CONFIG_SYS_TEXT_BASE_SPL 0xfff00000
55#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE_SPL /* start of monitor */
56#else
Kumar Gala580df5e2011-01-31 15:57:01 -060057#define CONFIG_SYS_LDSCRIPT $(TOPDIR)/$(CPUDIR)/u-boot-nand.lds
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020058#define CONFIG_SYS_TEXT_BASE 0xf8f82000
Haiying Wang31b90122010-11-10 15:37:13 -050059#endif /* CONFIG_NAND_SPL */
Dipen Dudhate98a3fc2009-10-08 13:33:18 +053060#endif
61
Wolfgang Denkdc25d152010-10-04 19:58:00 +020062#ifdef CONFIG_SDCARD
Dipen Dudhat529e5fd2009-10-08 13:33:29 +053063#define CONFIG_RAMBOOT_SDCARD 1
Priyanka Jain56a98992011-02-08 13:13:15 +053064#define CONFIG_SYS_TEXT_BASE 0x11000000
65#define CONFIG_RESET_VECTOR_ADDRESS 0x1107fffc
Dipen Dudhat529e5fd2009-10-08 13:33:29 +053066#endif
67
Wolfgang Denkdc25d152010-10-04 19:58:00 +020068#ifdef CONFIG_SPIFLASH
Dipen Dudhat529e5fd2009-10-08 13:33:29 +053069#define CONFIG_RAMBOOT_SPIFLASH 1
Priyanka Jain56a98992011-02-08 13:13:15 +053070#define CONFIG_SYS_TEXT_BASE 0x11000000
71#define CONFIG_RESET_VECTOR_ADDRESS 0x1107fffc
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020072#endif
73
74#ifndef CONFIG_SYS_TEXT_BASE
75#define CONFIG_SYS_TEXT_BASE 0xeff80000
Dipen Dudhat529e5fd2009-10-08 13:33:29 +053076#endif
77
Kumar Galae727a362011-01-12 02:48:53 -060078#ifndef CONFIG_RESET_VECTOR_ADDRESS
79#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
80#endif
81
Haiying Wang31b90122010-11-10 15:37:13 -050082#ifndef CONFIG_SYS_MONITOR_BASE
83#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
84#endif
85
Poonam Aggrwal987862c2009-08-05 13:29:24 +053086/* High Level Configuration Options */
87#define CONFIG_BOOKE 1 /* BOOKE */
88#define CONFIG_E500 1 /* BOOKE e500 family */
89#define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48/P1020/P2020,etc*/
90#define CONFIG_FSL_ELBC 1 /* Enable eLBC Support */
Prabhakar Kushwaha750007b2011-01-19 10:52:04 +053091
Poonam Aggrwalf857ed92009-08-21 07:29:58 +053092#define CONFIG_PCI 1 /* Enable PCI/PCIE */
Prabhakar Kushwaha750007b2011-01-19 10:52:04 +053093#if defined(CONFIG_PCI)
Poonam Aggrwalf857ed92009-08-21 07:29:58 +053094#define CONFIG_PCIE1 1 /* PCIE controler 1 (slot 1) */
95#define CONFIG_PCIE2 1 /* PCIE controler 2 (slot 2) */
96#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
97#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
98#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Prabhakar Kushwaha750007b2011-01-19 10:52:04 +053099#endif /* #if defined(CONFIG_PCI) */
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530100#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
101#define CONFIG_TSEC_ENET /* tsec ethernet support */
102#define CONFIG_ENV_OVERWRITE
103
Prabhakar Kushwaha750007b2011-01-19 10:52:04 +0530104#if defined(CONFIG_PCI)
Poonam Aggrwal879e9152010-07-01 14:24:36 +0530105#define CONFIG_E1000 1 /* E1000 pci Ethernet card*/
Prabhakar Kushwaha750007b2011-01-19 10:52:04 +0530106#endif
107
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530108#ifndef __ASSEMBLY__
109extern unsigned long get_board_sys_clk(unsigned long dummy);
110#endif
111#define CONFIG_DDR_CLK_FREQ 66666666 /* DDRCLK on P1_P2 RDB */
112#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) /*sysclk for P1_P2 RDB */
113
114#if defined(CONFIG_P2020) || defined(CONFIG_P1020)
115#define CONFIG_MP
116#endif
117
Poonam Aggrwale7502022010-06-23 19:38:06 +0530118#define CONFIG_HWCONFIG
119
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530120/*
121 * These can be toggled for performance analysis, otherwise use default.
122 */
123#define CONFIG_L2_CACHE /* toggle L2 cache */
124#define CONFIG_BTB /* toggle branch predition */
125
126#define CONFIG_ADDR_STREAMING /* toggle addr streaming */
127
128#define CONFIG_ENABLE_36BIT_PHYS 1
129
Poonam Aggrwalc4b852a2011-02-09 20:05:29 +0000130#ifdef CONFIG_PHYS_64BIT
131#define CONFIG_ADDR_MAP 1
132#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
133#endif
134
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530135#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest works on */
136#define CONFIG_SYS_MEMTEST_END 0x1fffffff
137#define CONFIG_PANIC_HANG /* do not reset board on panic */
138
Dipen Dudhate98a3fc2009-10-08 13:33:18 +0530139 /*
140 * Config the L2 Cache as L2 SRAM
141 */
142#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
143#ifdef CONFIG_PHYS_64BIT
144#define CONFIG_SYS_INIT_L2_ADDR_PHYS 0xff8f80000ull
145#else
146#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
147#endif
148#define CONFIG_SYS_L2_SIZE (512 << 10)
149#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
150
Timur Tabid8f341c2011-08-04 18:03:41 -0500151#define CONFIG_SYS_CCSRBAR 0xffe00000
152#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Dipen Dudhate98a3fc2009-10-08 13:33:18 +0530153
Kumar Gala842aa5b2011-11-09 09:10:49 -0600154#if defined(CONFIG_NAND_SPL)
Timur Tabid8f341c2011-08-04 18:03:41 -0500155#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Dipen Dudhate98a3fc2009-10-08 13:33:18 +0530156#endif
157
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530158/* DDR Setup */
159#define CONFIG_FSL_DDR2
160#undef CONFIG_FSL_DDR_INTERACTIVE
161#undef CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530162
163#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
164
165#define CONFIG_SYS_SDRAM_SIZE 1024 /* DDR size on P1_P2 RDBs */
166#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
167#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
168
169#define CONFIG_NUM_DDR_CONTROLLERS 1
170#define CONFIG_DIMM_SLOTS_PER_CTLR 1
171#define CONFIG_CHIP_SELECTS_PER_CTRL 1
172
173#define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
174#define CONFIG_SYS_DDR_ERR_DIS 0x00000000
175#define CONFIG_SYS_DDR_SBE 0x00FF0000
176
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530177/*
178 * Memory map
179 *
180 * 0x0000_0000 0x3fff_ffff DDR 1G cacheablen
Prabhakar Kushwahaa14909d2011-03-23 04:21:13 -0500181 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
182 * 0xffc0_0000 0xffc3_ffff PCI IO range 256k non-cacheable
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530183 *
184 * Localbus cacheable (TBD)
185 * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
186 *
187 * Localbus non-cacheable
188 * 0xef00_0000 0xefff_ffff FLASH 16M non-cacheable
189 * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable
190 * 0xffb0_0000 0xffbf_ffff VSC7385 switch 1M non-cacheable
191 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
192 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
193 */
194
195/*
196 * Local Bus Definitions
197 */
198#define CONFIG_SYS_FLASH_BASE 0xef000000 /* start of FLASH 16M */
199
Poonam Aggrwalc4b852a2011-02-09 20:05:29 +0000200#ifdef CONFIG_PHYS_64BIT
201#define CONFIG_SYS_FLASH_BASE_PHYS 0xfef000000ull
202#else
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530203#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
Poonam Aggrwalc4b852a2011-02-09 20:05:29 +0000204#endif
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530205
206#define CONFIG_FLASH_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
207 BR_PS_16 | BR_V)
208#define CONFIG_FLASH_OR_PRELIM 0xff000ff7
209
Poonam Aggrwalc4b852a2011-02-09 20:05:29 +0000210#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530211#define CONFIG_SYS_FLASH_QUIET_TEST
212#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
213
214#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
215#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
216#undef CONFIG_SYS_FLASH_CHECKSUM
217#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
218#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
219
Kumar Galab1dd51f2010-11-29 14:32:11 -0600220#if defined(CONFIG_RAMBOOT_NAND) || defined(CONFIG_RAMBOOT_SDCARD) || \
221 defined(CONFIG_RAMBOOT_SPIFLASH)
Dipen Dudhate98a3fc2009-10-08 13:33:18 +0530222#define CONFIG_SYS_RAMBOOT
Kumar Galab1dd51f2010-11-29 14:32:11 -0600223#define CONFIG_SYS_EXTRA_ENV_RELOC
Dipen Dudhate98a3fc2009-10-08 13:33:18 +0530224#else
225#undef CONFIG_SYS_RAMBOOT
226#endif
227
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530228#define CONFIG_FLASH_CFI_DRIVER
229#define CONFIG_SYS_FLASH_CFI
230#define CONFIG_SYS_FLASH_EMPTY_INFO
231#define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
232
233#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
Ramneek Mehresh31253df2011-04-09 13:08:47 -0500234#define CONFIG_MISC_INIT_R
Vivek Mahajan98306b22010-01-07 14:27:14 +0530235#define CONFIG_HWCONFIG
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530236
237#define CONFIG_SYS_INIT_RAM_LOCK 1
238#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */
Poonam Aggrwalc4b852a2011-02-09 20:05:29 +0000239#ifdef CONFIG_PHYS_64BIT
240#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
241#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
242/* The assembler doesn't like typecast */
243#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
244 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
245 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
246#else
247#define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */
248#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
249#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
250#endif
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200251#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530252
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200253#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE \
Wolfgang Denk0191e472010-10-26 14:34:52 +0200254 - GENERATED_GBL_DATA_SIZE)
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530255#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
256
257#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon*/
258#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc*/
259
Dipen Dudhate98a3fc2009-10-08 13:33:18 +0530260#ifndef CONFIG_NAND_SPL
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530261#define CONFIG_SYS_NAND_BASE 0xffa00000
Poonam Aggrwalc4b852a2011-02-09 20:05:29 +0000262#ifdef CONFIG_PHYS_64BIT
263#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
Dipen Dudhate98a3fc2009-10-08 13:33:18 +0530264#else
Poonam Aggrwalc4b852a2011-02-09 20:05:29 +0000265#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
Dipen Dudhate98a3fc2009-10-08 13:33:18 +0530266#endif
Poonam Aggrwalc4b852a2011-02-09 20:05:29 +0000267#else
268#define CONFIG_SYS_NAND_BASE 0xfff00000
269#ifdef CONFIG_PHYS_64BIT
270#define CONFIG_SYS_NAND_BASE_PHYS 0xffff00000ull
271#else
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530272#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
Poonam Aggrwalc4b852a2011-02-09 20:05:29 +0000273#endif
274#endif
275
Vladimir Zapolskiy57b21682011-11-20 16:10:16 +0200276#define CONFIG_CMD_NAND
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530277#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
278#define CONFIG_SYS_MAX_NAND_DEVICE 1
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530279#define CONFIG_MTD_NAND_VERIFY_WRITE
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530280#define CONFIG_NAND_FSL_ELBC 1
281#define CONFIG_SYS_NAND_BLOCK_SIZE (16 * 1024)
282
Dipen Dudhate98a3fc2009-10-08 13:33:18 +0530283/* NAND boot: 4K NAND loader config */
284#define CONFIG_SYS_NAND_SPL_SIZE 0x1000
285#define CONFIG_SYS_NAND_U_BOOT_SIZE ((512 << 10) - 0x2000)
286#define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR)
287#define CONFIG_SYS_NAND_U_BOOT_START (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
288#define CONFIG_SYS_NAND_U_BOOT_OFFS (0)
289#define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000)
290#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
291
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530292/* NAND flash config */
Matthew McClintock48aab142011-04-05 14:39:33 -0500293#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530294 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
295 | BR_PS_8 /* Port Size = 8 bit */ \
296 | BR_MS_FCM /* MSEL = FCM */ \
297 | BR_V) /* valid */
298
Matthew McClintock48aab142011-04-05 14:39:33 -0500299#define CONFIG_SYS_NAND_OR_PRELIM (0xFFF80000 /* length 32K */ \
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530300 | OR_FCM_CSCT \
301 | OR_FCM_CST \
302 | OR_FCM_CHT \
303 | OR_FCM_SCY_1 \
304 | OR_FCM_TRLX \
305 | OR_FCM_EHTR)
306
Dipen Dudhate98a3fc2009-10-08 13:33:18 +0530307#ifdef CONFIG_RAMBOOT_NAND
Matthew McClintock48aab142011-04-05 14:39:33 -0500308#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
309#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Dipen Dudhate98a3fc2009-10-08 13:33:18 +0530310#define CONFIG_SYS_BR1_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
311#define CONFIG_SYS_OR1_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
312#else
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530313#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
314#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
Matthew McClintock48aab142011-04-05 14:39:33 -0500315#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
316#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Dipen Dudhate98a3fc2009-10-08 13:33:18 +0530317#endif
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530318
319#define CONFIG_SYS_VSC7385_BASE 0xffb00000
320
Poonam Aggrwalc4b852a2011-02-09 20:05:29 +0000321#ifdef CONFIG_PHYS_64BIT
322#define CONFIG_SYS_VSC7385_BASE_PHYS 0xfffb00000ull
323#else
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530324#define CONFIG_SYS_VSC7385_BASE_PHYS CONFIG_SYS_VSC7385_BASE
Poonam Aggrwalc4b852a2011-02-09 20:05:29 +0000325#endif
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530326
Poonam Aggrwaleb35ecb2011-02-07 15:08:29 +0530327#define CONFIG_SYS_BR2_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_VSC7385_BASE) \
328 | BR_PS_8 | BR_V)
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530329#define CONFIG_SYS_OR2_PRELIM (OR_AM_128KB | OR_GPCM_CSNT | OR_GPCM_XACS | \
330 OR_GPCM_SCY_15 | OR_GPCM_SETA | OR_GPCM_TRLX | \
331 OR_GPCM_EHTR | OR_GPCM_EAD)
332
333/* Serial Port - controlled on board with jumper J8
334 * open - index 2
335 * shorted - index 1
336 */
337#define CONFIG_CONS_INDEX 1
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530338#define CONFIG_SYS_NS16550
339#define CONFIG_SYS_NS16550_SERIAL
340#define CONFIG_SYS_NS16550_REG_SIZE 1
341#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Kumar Galaf2736232010-04-07 01:34:11 -0500342#ifdef CONFIG_NAND_SPL
343#define CONFIG_NS16550_MIN_FUNCTIONS
344#endif
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530345
346#define CONFIG_SERIAL_MULTI 1 /* Enable both serial ports */
347#define CONFIG_SYS_CONSOLE_IS_IN_ENV /* determine from environment */
348
349#define CONFIG_SYS_BAUDRATE_TABLE \
350 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
351
352#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
353#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
354
355/* Use the HUSH parser */
356#define CONFIG_SYS_HUSH_PARSER
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530357
358/*
359 * Pass open firmware flat tree
360 */
361#define CONFIG_OF_LIBFDT 1
362#define CONFIG_OF_BOARD_SETUP 1
363#define CONFIG_OF_STDOUT_VIA_ALIAS 1
364
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530365/* new uImage format support */
366#define CONFIG_FIT 1
367#define CONFIG_FIT_VERBOSE 1 /* enable fit_format_{error,warning}() */
368
369/* I2C */
370#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
371#define CONFIG_HARD_I2C /* I2C with hardware support */
372#undef CONFIG_SOFT_I2C /* I2C bit-banged */
373#define CONFIG_I2C_MULTI_BUS
374#define CONFIG_I2C_CMD_TREE
375#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address*/
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530376#define CONFIG_SYS_I2C_SLAVE 0x7F
377#define CONFIG_SYS_I2C_NOPROBES {{0,0x29}} /* Don't probe these addrs */
378#define CONFIG_SYS_I2C_OFFSET 0x3000
379#define CONFIG_SYS_I2C2_OFFSET 0x3100
380
381/*
382 * I2C2 EEPROM
383 */
384#define CONFIG_ID_EEPROM
385#ifdef CONFIG_ID_EEPROM
386#define CONFIG_SYS_I2C_EEPROM_NXID
387#endif
Priyanka Jain1feac1e2011-02-08 13:17:56 +0530388#define CONFIG_SYS_I2C_EEPROM_ADDR 0x52
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530389#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
390#define CONFIG_SYS_EEPROM_BUS_NUM 1
391
Priyanka Jain2aeb2ba2011-02-08 13:18:34 +0530392#define CONFIG_SYS_I2C_PCA9557_ADDR 0x18
393
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530394#define CONFIG_RTC_DS1337
Priyanka Jain542e7782010-10-25 14:52:53 +0530395#define CONFIG_SYS_RTC_DS1337_NOOSC
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530396#define CONFIG_SYS_I2C_RTC_ADDR 0x68
Priyanka Jainefe0baa2011-02-08 13:17:35 +0530397
398/* eSPI - Enhanced SPI */
399#define CONFIG_FSL_ESPI
400#define CONFIG_SPI_FLASH
401#define CONFIG_SPI_FLASH_SPANSION
402#define CONFIG_CMD_SF
403#define CONFIG_SF_DEFAULT_SPEED 10000000
404#define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
405
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530406/*
407 * General PCI
408 * Memory space is mapped 1-1, but I/O space must start from 0.
409 */
410
Prabhakar Kushwaha750007b2011-01-19 10:52:04 +0530411#if defined(CONFIG_PCI)
Prabhakar Kushwahaa14909d2011-03-23 04:21:13 -0500412/* controller 2, Slot 2, tgtid 2, Base address 9000 */
Kumar Galab1094332010-12-17 10:42:01 -0600413#define CONFIG_SYS_PCIE2_NAME "Slot 1"
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530414#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
Poonam Aggrwalc4b852a2011-02-09 20:05:29 +0000415#ifdef CONFIG_PHYS_64BIT
416#define CONFIG_SYS_PCIE2_MEM_BUS 0xc0000000
417#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
418#else
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530419#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
420#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
Poonam Aggrwalc4b852a2011-02-09 20:05:29 +0000421#endif
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530422#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
Prabhakar Kushwahaa14909d2011-03-23 04:21:13 -0500423#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
424#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
Poonam Aggrwalc4b852a2011-02-09 20:05:29 +0000425#ifdef CONFIG_PHYS_64BIT
426#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
427#else
Prabhakar Kushwahaa14909d2011-03-23 04:21:13 -0500428#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
Poonam Aggrwalc4b852a2011-02-09 20:05:29 +0000429#endif
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530430#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
431
432/* controller 1, Slot 1, tgtid 1, Base address a000 */
Kumar Galab1094332010-12-17 10:42:01 -0600433#define CONFIG_SYS_PCIE1_NAME "Slot 2"
Prabhakar Kushwahaa14909d2011-03-23 04:21:13 -0500434#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Poonam Aggrwalc4b852a2011-02-09 20:05:29 +0000435#ifdef CONFIG_PHYS_64BIT
436#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
437#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
438#else
Prabhakar Kushwahaa14909d2011-03-23 04:21:13 -0500439#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
440#define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
Poonam Aggrwalc4b852a2011-02-09 20:05:29 +0000441#endif
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530442#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
Prabhakar Kushwahaa14909d2011-03-23 04:21:13 -0500443#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
444#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
Poonam Aggrwalc4b852a2011-02-09 20:05:29 +0000445#ifdef CONFIG_PHYS_64BIT
446#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc00000ull
447#else
Prabhakar Kushwahaa14909d2011-03-23 04:21:13 -0500448#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc00000
Poonam Aggrwalc4b852a2011-02-09 20:05:29 +0000449#endif
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530450#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
451
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530452#define CONFIG_PCI_PNP /* do pci plug-and-play */
453
454#undef CONFIG_EEPRO100
455#undef CONFIG_TULIP
456#undef CONFIG_RTL8139
457
458#ifdef CONFIG_RTL8139
459/* This macro is used by RTL8139 but not defined in PPC architecture */
460#define KSEG1ADDR(x) (x)
461#define _IO_BASE 0x00000000
462#endif
463
464
465#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
466#define CONFIG_DOS_PARTITION
467
468#endif /* CONFIG_PCI */
469
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530470
Prabhakar Kushwaha750007b2011-01-19 10:52:04 +0530471#if defined(CONFIG_TSEC_ENET)
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530472#define CONFIG_MII 1 /* MII PHY management */
473#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
474#define CONFIG_TSEC1 1
475#define CONFIG_TSEC1_NAME "eTSEC1"
476#define CONFIG_TSEC2 1
477#define CONFIG_TSEC2_NAME "eTSEC2"
478#define CONFIG_TSEC3 1
479#define CONFIG_TSEC3_NAME "eTSEC3"
480
481#define TSEC1_PHY_ADDR 2
482#define TSEC2_PHY_ADDR 0
483#define TSEC3_PHY_ADDR 1
484
485#define CONFIG_VSC7385_ENET
486
487#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
488#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
489#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
490
491#define TSEC1_PHYIDX 0
492#define TSEC2_PHYIDX 0
493#define TSEC3_PHYIDX 0
494
495/* Vitesse 7385 */
496
497#ifdef CONFIG_VSC7385_ENET
498/* The size of the VSC7385 firmware image */
499#define CONFIG_VSC7385_IMAGE_SIZE 8192
500#endif
501
502#define CONFIG_ETHPRIME "eTSEC1"
503
504#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
Felix Radensky27f98e02010-06-28 01:57:39 +0300505
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530506#endif /* CONFIG_TSEC_ENET */
507
508/*
509 * Environment
510 */
Dipen Dudhate98a3fc2009-10-08 13:33:18 +0530511#if defined(CONFIG_SYS_RAMBOOT)
512#if defined(CONFIG_RAMBOOT_NAND)
513 #define CONFIG_ENV_IS_IN_NAND 1
514 #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
515 #define CONFIG_ENV_OFFSET ((512 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE)
Priyanka Jain58f886f2011-02-08 13:17:15 +0530516#elif defined(CONFIG_RAMBOOT_SDCARD)
517#define CONFIG_ENV_IS_IN_MMC
Fabio Estevamae8c45e2012-01-11 09:20:50 +0000518#define CONFIG_FSL_FIXED_MMC_LOCATION
Priyanka Jain58f886f2011-02-08 13:17:15 +0530519#define CONFIG_ENV_SIZE 0x2000
520#define CONFIG_SYS_MMC_ENV_DEV 0
521#elif defined(CONFIG_RAMBOOT_SPIFLASH)
Priyanka Jainefe0baa2011-02-08 13:17:35 +0530522 #define CONFIG_ENV_IS_IN_SPI_FLASH
523 #define CONFIG_ENV_SPI_BUS 0
524 #define CONFIG_ENV_SPI_CS 0
525 #define CONFIG_ENV_SPI_MAX_HZ 10000000
526 #define CONFIG_ENV_SPI_MODE 0
527 #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
528 #define CONFIG_ENV_SECT_SIZE 0x10000
Dipen Dudhat529e5fd2009-10-08 13:33:29 +0530529 #define CONFIG_ENV_SIZE 0x2000
Dipen Dudhate98a3fc2009-10-08 13:33:18 +0530530#endif
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530531#else
Dipen Dudhate98a3fc2009-10-08 13:33:18 +0530532 #define CONFIG_ENV_IS_IN_FLASH 1
533 #if CONFIG_SYS_MONITOR_BASE > 0xfff80000
534 #define CONFIG_ENV_ADDR 0xfff80000
535 #else
536 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
537 #endif
538 #define CONFIG_ENV_SIZE 0x2000
539 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530540#endif
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530541
542#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
543#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
544
545/*
546 * Command line configuration.
547 */
548#include <config_cmd_default.h>
549
550#define CONFIG_CMD_DATE
551#define CONFIG_CMD_ELF
552#define CONFIG_CMD_I2C
553#define CONFIG_CMD_IRQ
554#define CONFIG_CMD_MII
555#define CONFIG_CMD_PING
556#define CONFIG_CMD_SETEXPR
Becky Bruceee888da2010-06-17 11:37:25 -0500557#define CONFIG_CMD_REGINFO
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530558
559#if defined(CONFIG_PCI)
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530560#define CONFIG_CMD_NET
561#define CONFIG_CMD_PCI
562#endif
563
564#undef CONFIG_WATCHDOG /* watchdog disabled */
565
566#define CONFIG_MMC 1
567
568#ifdef CONFIG_MMC
569#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
570#define CONFIG_CMD_MMC
571#define CONFIG_DOS_PARTITION
572#define CONFIG_FSL_ESDHC
573#define CONFIG_GENERIC_MMC
574#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
575#ifdef CONFIG_P2020
576#define CONFIG_SYS_FSL_ESDHC_USE_PIO /* P2020 eSDHC DMA is not functional*/
577#endif
578#endif
579
Ramneek Mehresha99c6a22011-08-24 19:22:44 +0530580#define CONFIG_HAS_FSL_DR_USB
581
582#if defined(CONFIG_HAS_FSL_DR_USB)
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530583#define CONFIG_USB_EHCI
584
585#ifdef CONFIG_USB_EHCI
586#define CONFIG_CMD_USB
587#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
588#define CONFIG_USB_EHCI_FSL
589#define CONFIG_USB_STORAGE
Ramneek Mehresha99c6a22011-08-24 19:22:44 +0530590#endif
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530591#endif
592
593#if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI)
594#define CONFIG_CMD_EXT2
595#define CONFIG_CMD_FAT
596#define CONFIG_DOS_PARTITION
597#endif
598
599/*
600 * Miscellaneous configurable options
601 */
602#define CONFIG_SYS_LONGHELP /* undef to save memory */
603#define CONFIG_CMDLINE_EDITING /* Command-line editing */
Kim Phillipsf7758c12010-07-14 19:47:18 -0500604#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530605#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
606#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
607#if defined(CONFIG_CMD_KGDB)
608#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
609#else
610#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
611#endif
612#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
613 /* Print Buffer Size */
614#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
615#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
616#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
617
618/*
619 * For booting Linux, the board info and command line data
Kumar Gala39ffcc12011-04-28 10:13:41 -0500620 * have to be in the first 64 MB of memory, since this is
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530621 * the maximum mapped by the Linux kernel during initialization.
622 */
Kumar Gala39ffcc12011-04-28 10:13:41 -0500623#define CONFIG_SYS_BOOTMAPSZ (64 << 20)/* Initial Memory map for Linux*/
624#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530625
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530626#if defined(CONFIG_CMD_KGDB)
627#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
628#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
629#endif
630
631/*
632 * Environment Configuration
633 */
634
635#if defined(CONFIG_TSEC_ENET)
636#define CONFIG_HAS_ETH0
637#define CONFIG_HAS_ETH1
638#define CONFIG_HAS_ETH2
639#endif
640
641#define CONFIG_HOSTNAME P2020RDB
Joe Hershberger257ff782011-10-13 13:03:47 +0000642#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000643#define CONFIG_BOOTFILE "uImage"
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530644#define CONFIG_UBOOTPATH u-boot.bin/* U-Boot image on TFTP server */
645
646/* default location for tftp and bootm */
647#define CONFIG_LOADADDR 1000000
648
649#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
650#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
651
652#define CONFIG_BAUDRATE 115200
653
654#define CONFIG_EXTRA_ENV_SETTINGS \
655 "netdev=eth0\0" \
656 "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
657 "loadaddr=1000000\0" \
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530658 "tftpflash=tftpboot $loadaddr $uboot; " \
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200659 "protect off " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
660 "erase " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
661 "cp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize; " \
662 "protect on " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
663 "cmp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize\0" \
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530664 "consoledev=ttyS0\0" \
665 "ramdiskaddr=2000000\0" \
666 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
667 "fdtaddr=c00000\0" \
668 "fdtfile=p2020rdb.dtb\0" \
669 "bdev=sda1\0" \
670 "jffs2nor=mtdblock3\0" \
671 "norbootaddr=ef080000\0" \
672 "norfdtaddr=ef040000\0" \
673 "jffs2nand=mtdblock9\0" \
674 "nandbootaddr=100000\0" \
675 "nandfdtaddr=80000\0" \
676 "nandimgsize=400000\0" \
677 "nandfdtsize=80000\0" \
Ramneek Mehresha0cce272011-06-07 10:10:43 +0000678 "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0" \
Poonam Aggrwal987862c2009-08-05 13:29:24 +0530679 "vscfw_addr=ef000000\0" \
680 "othbootargs=ramdisk_size=600000\0" \
681 "usbfatboot=setenv bootargs root=/dev/ram rw " \
682 "console=$consoledev,$baudrate $othbootargs; " \
683 "usb start;" \
684 "fatload usb 0:2 $loadaddr $bootfile;" \
685 "fatload usb 0:2 $fdtaddr $fdtfile;" \
686 "fatload usb 0:2 $ramdiskaddr $ramdiskfile;" \
687 "bootm $loadaddr $ramdiskaddr $fdtaddr\0" \
688 "usbext2boot=setenv bootargs root=/dev/ram rw " \
689 "console=$consoledev,$baudrate $othbootargs; " \
690 "usb start;" \
691 "ext2load usb 0:4 $loadaddr $bootfile;" \
692 "ext2load usb 0:4 $fdtaddr $fdtfile;" \
693 "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \
694 "bootm $loadaddr $ramdiskaddr $fdtaddr\0" \
695 "norboot=setenv bootargs root=/dev/$jffs2nor rw " \
696 "console=$consoledev,$baudrate rootfstype=jffs2 $othbootargs;" \
697 "bootm $norbootaddr - $norfdtaddr\0" \
698 "nandboot=setenv bootargs root=/dev/$jffs2nand rw rootfstype=jffs2 " \
699 "console=$consoledev,$baudrate $othbootargs;" \
700 "nand read 2000000 $nandbootaddr $nandimgsize;" \
701 "nand read 3000000 $nandfdtaddr $nandfdtsize;" \
702 "bootm 2000000 - 3000000;\0"
703
704#define CONFIG_NFSBOOTCOMMAND \
705 "setenv bootargs root=/dev/nfs rw " \
706 "nfsroot=$serverip:$rootpath " \
707 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
708 "console=$consoledev,$baudrate $othbootargs;" \
709 "tftp $loadaddr $bootfile;" \
710 "tftp $fdtaddr $fdtfile;" \
711 "bootm $loadaddr - $fdtaddr"
712
713#define CONFIG_HDBOOT \
714 "setenv bootargs root=/dev/$bdev rw rootdelay=30 " \
715 "console=$consoledev,$baudrate $othbootargs;" \
716 "usb start;" \
717 "ext2load usb 0:1 $loadaddr /boot/$bootfile;" \
718 "ext2load usb 0:1 $fdtaddr /boot/$fdtfile;" \
719 "bootm $loadaddr - $fdtaddr"
720
721#define CONFIG_RAMBOOTCOMMAND \
722 "setenv bootargs root=/dev/ram rw " \
723 "console=$consoledev,$baudrate $othbootargs; " \
724 "tftp $ramdiskaddr $ramdiskfile;" \
725 "tftp $loadaddr $bootfile;" \
726 "tftp $fdtaddr $fdtfile;" \
727 "bootm $loadaddr $ramdiskaddr $fdtaddr"
728
729#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
730
731#endif /* __CONFIG_H */