blob: 6ffc843a86b7420cd64526e0e6a1ba636b5a08cd [file] [log] [blame]
Simon Glass0b36ecd2014-11-12 22:42:07 -07001/*
2 * Copyright (c) 2014 Google, Inc
3 * (C) Copyright 2008
4 * Graeme Russ, graeme.russ@gmail.com.
5 *
6 * Some portions from coreboot src/mainboard/google/link/romstage.c
Simon Glass30580fc2014-11-12 22:42:23 -07007 * and src/cpu/intel/model_206ax/bootblock.c
Simon Glass0b36ecd2014-11-12 22:42:07 -07008 * Copyright (C) 2007-2010 coresystems GmbH
9 * Copyright (C) 2011 Google Inc.
10 *
11 * SPDX-License-Identifier: GPL-2.0
12 */
13
14#include <common.h>
Simon Glasse0e7b362015-03-05 12:25:33 -070015#include <dm.h>
Simon Glassdcfac352014-11-12 22:42:15 -070016#include <errno.h>
17#include <fdtdec.h>
Simon Glass0b36ecd2014-11-12 22:42:07 -070018#include <asm/cpu.h>
Simon Glassf226c412014-11-12 22:42:19 -070019#include <asm/io.h>
Simon Glassd22f5c92014-11-12 22:42:27 -070020#include <asm/lapic.h>
Simon Glassf226c412014-11-12 22:42:19 -070021#include <asm/msr.h>
22#include <asm/mtrr.h>
Simon Glass3274ae02014-11-12 22:42:13 -070023#include <asm/pci.h>
Simon Glass98f139b2014-11-12 22:42:10 -070024#include <asm/post.h>
Simon Glass0b36ecd2014-11-12 22:42:07 -070025#include <asm/processor.h>
Simon Glassf226c412014-11-12 22:42:19 -070026#include <asm/arch/model_206ax.h>
Simon Glassf79d5382014-11-12 22:42:21 -070027#include <asm/arch/microcode.h>
Simon Glassdcfac352014-11-12 22:42:15 -070028#include <asm/arch/pch.h>
Simon Glass30580fc2014-11-12 22:42:23 -070029#include <asm/arch/sandybridge.h>
Simon Glass0b36ecd2014-11-12 22:42:07 -070030
31DECLARE_GLOBAL_DATA_PTR;
32
Simon Glassf226c412014-11-12 22:42:19 -070033static void enable_port80_on_lpc(struct pci_controller *hose, pci_dev_t dev)
34{
35 /* Enable port 80 POST on LPC */
36 pci_hose_write_config_dword(hose, dev, PCH_RCBA_BASE, DEFAULT_RCBA | 1);
37 clrbits_le32(RCB_REG(GCS), 4);
38}
39
40/*
41 * Enable Prefetching and Caching.
42 */
43static void enable_spi_prefetch(struct pci_controller *hose, pci_dev_t dev)
44{
45 u8 reg8;
46
47 pci_hose_read_config_byte(hose, dev, 0xdc, &reg8);
48 reg8 &= ~(3 << 2);
49 reg8 |= (2 << 2); /* Prefetching and Caching Enabled */
50 pci_hose_write_config_byte(hose, dev, 0xdc, reg8);
51}
52
Simon Glassf226c412014-11-12 22:42:19 -070053static int set_flex_ratio_to_tdp_nominal(void)
54{
55 msr_t flex_ratio, msr;
56 u8 nominal_ratio;
57
58 /* Minimum CPU revision for configurable TDP support */
59 if (cpuid_eax(1) < IVB_CONFIG_TDP_MIN_CPUID)
60 return -EINVAL;
61
62 /* Check for Flex Ratio support */
63 flex_ratio = msr_read(MSR_FLEX_RATIO);
64 if (!(flex_ratio.lo & FLEX_RATIO_EN))
65 return -EINVAL;
66
67 /* Check for >0 configurable TDPs */
68 msr = msr_read(MSR_PLATFORM_INFO);
69 if (((msr.hi >> 1) & 3) == 0)
70 return -EINVAL;
71
72 /* Use nominal TDP ratio for flex ratio */
73 msr = msr_read(MSR_CONFIG_TDP_NOMINAL);
74 nominal_ratio = msr.lo & 0xff;
75
76 /* See if flex ratio is already set to nominal TDP ratio */
77 if (((flex_ratio.lo >> 8) & 0xff) == nominal_ratio)
78 return 0;
79
80 /* Set flex ratio to nominal TDP ratio */
81 flex_ratio.lo &= ~0xff00;
82 flex_ratio.lo |= nominal_ratio << 8;
83 flex_ratio.lo |= FLEX_RATIO_LOCK;
84 msr_write(MSR_FLEX_RATIO, flex_ratio);
85
86 /* Set flex ratio in soft reset data register bits 11:6 */
87 clrsetbits_le32(RCB_REG(SOFT_RESET_DATA), 0x3f << 6,
88 (nominal_ratio & 0x3f) << 6);
89
90 /* Set soft reset control to use register value */
91 setbits_le32(RCB_REG(SOFT_RESET_CTRL), 1);
92
93 /* Issue warm reset, will be "CPU only" due to soft reset data */
94 outb(0x0, PORT_RESET);
Simon Glass1375e9a2015-04-28 20:11:30 -060095 outb(SYS_RST | RST_CPU, PORT_RESET);
Simon Glassf226c412014-11-12 22:42:19 -070096 cpu_hlt();
97
98 /* Not reached */
99 return -EINVAL;
100}
101
102static void set_spi_speed(void)
103{
104 u32 fdod;
105
106 /* Observe SPI Descriptor Component Section 0 */
107 writel(0x1000, RCB_REG(SPI_DESC_COMP0));
108
109 /* Extract the1 Write/Erase SPI Frequency from descriptor */
110 fdod = readl(RCB_REG(SPI_FREQ_WR_ERA));
111 fdod >>= 24;
112 fdod &= 7;
113
114 /* Set Software Sequence frequency to match */
115 clrsetbits_8(RCB_REG(SPI_FREQ_SWSEQ), 7, fdod);
116}
117
Simon Glass0b36ecd2014-11-12 22:42:07 -0700118int arch_cpu_init(void)
119{
Simon Glass7567f462015-03-05 12:25:17 -0700120 post_code(POST_CPU_INIT);
Simon Glass7567f462015-03-05 12:25:17 -0700121
122 return x86_cpu_init_f();
123}
124
125int arch_cpu_init_dm(void)
126{
Simon Glassdcfac352014-11-12 22:42:15 -0700127 const void *blob = gd->fdt_blob;
Simon Glass3274ae02014-11-12 22:42:13 -0700128 struct pci_controller *hose;
Simon Glass044f1a02016-01-17 16:11:10 -0700129 struct udevice *bus, *dev;
Simon Glassdcfac352014-11-12 22:42:15 -0700130 int node;
Simon Glass0b36ecd2014-11-12 22:42:07 -0700131 int ret;
132
Simon Glasse0e7b362015-03-05 12:25:33 -0700133 post_code(0x70);
134 ret = uclass_get_device(UCLASS_PCI, 0, &bus);
135 post_code(0x71);
Simon Glass0b36ecd2014-11-12 22:42:07 -0700136 if (ret)
137 return ret;
Simon Glasse0e7b362015-03-05 12:25:33 -0700138 post_code(0x72);
139 hose = dev_get_uclass_priv(bus);
Simon Glass0b36ecd2014-11-12 22:42:07 -0700140
Simon Glasse0e7b362015-03-05 12:25:33 -0700141 /* TODO(sjg@chromium.org): Get rid of gd->hose */
142 gd->hose = hose;
Simon Glass3274ae02014-11-12 22:42:13 -0700143
Simon Glass044f1a02016-01-17 16:11:10 -0700144 ret = uclass_first_device(UCLASS_LPC, &dev);
145 if (!dev)
146 return -ENODEV;
147
Simon Glass06e694f2015-03-26 09:29:29 -0600148 node = fdtdec_next_compatible(blob, 0, COMPAT_INTEL_PCH);
Simon Glassdcfac352014-11-12 22:42:15 -0700149 if (node < 0)
150 return -ENOENT;
151 ret = lpc_early_init(gd->fdt_blob, node, PCH_LPC_DEV);
152 if (ret)
153 return ret;
154
Simon Glassf226c412014-11-12 22:42:19 -0700155 enable_spi_prefetch(hose, PCH_LPC_DEV);
156
157 /* This is already done in start.S, but let's do it in C */
158 enable_port80_on_lpc(hose, PCH_LPC_DEV);
159
Simon Glassf226c412014-11-12 22:42:19 -0700160 set_spi_speed();
161
162 /*
163 * We should do as little as possible before the serial console is
164 * up. Perhaps this should move to later. Our next lot of init
165 * happens in print_cpuinfo() when we have a console
166 */
167 ret = set_flex_ratio_to_tdp_nominal();
168 if (ret)
169 return ret;
170
Simon Glass0b36ecd2014-11-12 22:42:07 -0700171 return 0;
172}
173
Simon Glass30580fc2014-11-12 22:42:23 -0700174static int enable_smbus(void)
175{
176 pci_dev_t dev;
177 uint16_t value;
178
179 /* Set the SMBus device statically. */
180 dev = PCI_BDF(0x0, 0x1f, 0x3);
181
182 /* Check to make sure we've got the right device. */
Simon Glass240d06d2015-03-05 12:25:15 -0700183 value = x86_pci_read_config16(dev, 0x0);
Simon Glass30580fc2014-11-12 22:42:23 -0700184 if (value != 0x8086) {
185 printf("SMBus controller not found\n");
186 return -ENOSYS;
187 }
188
189 /* Set SMBus I/O base. */
Simon Glass240d06d2015-03-05 12:25:15 -0700190 x86_pci_write_config32(dev, SMB_BASE,
191 SMBUS_IO_BASE | PCI_BASE_ADDRESS_SPACE_IO);
Simon Glass30580fc2014-11-12 22:42:23 -0700192
193 /* Set SMBus enable. */
Simon Glass240d06d2015-03-05 12:25:15 -0700194 x86_pci_write_config8(dev, HOSTC, HST_EN);
Simon Glass30580fc2014-11-12 22:42:23 -0700195
196 /* Set SMBus I/O space enable. */
Simon Glass240d06d2015-03-05 12:25:15 -0700197 x86_pci_write_config16(dev, PCI_COMMAND, PCI_COMMAND_IO);
Simon Glass30580fc2014-11-12 22:42:23 -0700198
199 /* Disable interrupt generation. */
200 outb(0, SMBUS_IO_BASE + SMBHSTCTL);
201
202 /* Clear any lingering errors, so transactions can run. */
203 outb(inb(SMBUS_IO_BASE + SMBHSTSTAT), SMBUS_IO_BASE + SMBHSTSTAT);
204 debug("SMBus controller enabled\n");
205
206 return 0;
207}
208
209#define PCH_EHCI0_TEMP_BAR0 0xe8000000
210#define PCH_EHCI1_TEMP_BAR0 0xe8000400
211#define PCH_XHCI_TEMP_BAR0 0xe8001000
212
213/*
214 * Setup USB controller MMIO BAR to prevent the reference code from
215 * resetting the controller.
216 *
217 * The BAR will be re-assigned during device enumeration so these are only
218 * temporary.
219 *
220 * This is used to speed up the resume path.
221 */
222static void enable_usb_bar(void)
223{
224 pci_dev_t usb0 = PCH_EHCI1_DEV;
225 pci_dev_t usb1 = PCH_EHCI2_DEV;
226 pci_dev_t usb3 = PCH_XHCI_DEV;
227 u32 cmd;
228
229 /* USB Controller 1 */
Simon Glass240d06d2015-03-05 12:25:15 -0700230 x86_pci_write_config32(usb0, PCI_BASE_ADDRESS_0,
231 PCH_EHCI0_TEMP_BAR0);
232 cmd = x86_pci_read_config32(usb0, PCI_COMMAND);
Simon Glass30580fc2014-11-12 22:42:23 -0700233 cmd |= PCI_COMMAND_MASTER | PCI_COMMAND_MEMORY;
Simon Glass240d06d2015-03-05 12:25:15 -0700234 x86_pci_write_config32(usb0, PCI_COMMAND, cmd);
Simon Glass30580fc2014-11-12 22:42:23 -0700235
236 /* USB Controller 1 */
Simon Glass240d06d2015-03-05 12:25:15 -0700237 x86_pci_write_config32(usb1, PCI_BASE_ADDRESS_0,
238 PCH_EHCI1_TEMP_BAR0);
239 cmd = x86_pci_read_config32(usb1, PCI_COMMAND);
Simon Glass30580fc2014-11-12 22:42:23 -0700240 cmd |= PCI_COMMAND_MASTER | PCI_COMMAND_MEMORY;
Simon Glass240d06d2015-03-05 12:25:15 -0700241 x86_pci_write_config32(usb1, PCI_COMMAND, cmd);
Simon Glass30580fc2014-11-12 22:42:23 -0700242
243 /* USB3 Controller */
Simon Glass240d06d2015-03-05 12:25:15 -0700244 x86_pci_write_config32(usb3, PCI_BASE_ADDRESS_0,
245 PCH_XHCI_TEMP_BAR0);
246 cmd = x86_pci_read_config32(usb3, PCI_COMMAND);
Simon Glass30580fc2014-11-12 22:42:23 -0700247 cmd |= PCI_COMMAND_MASTER | PCI_COMMAND_MEMORY;
Simon Glass240d06d2015-03-05 12:25:15 -0700248 x86_pci_write_config32(usb3, PCI_COMMAND, cmd);
Simon Glass30580fc2014-11-12 22:42:23 -0700249}
250
Simon Glass367077a2014-11-12 22:42:20 -0700251static int report_bist_failure(void)
252{
253 if (gd->arch.bist != 0) {
Bin Meng642d2482014-12-12 21:05:30 +0800254 post_code(POST_BIST_FAILURE);
Simon Glass367077a2014-11-12 22:42:20 -0700255 printf("BIST failed: %08x\n", gd->arch.bist);
256 return -EFAULT;
257 }
258
259 return 0;
260}
261
Simon Glass0b36ecd2014-11-12 22:42:07 -0700262int print_cpuinfo(void)
263{
Simon Glass30580fc2014-11-12 22:42:23 -0700264 enum pei_boot_mode_t boot_mode = PEI_BOOT_NONE;
Simon Glass0b36ecd2014-11-12 22:42:07 -0700265 char processor_name[CPU_MAX_NAME_LEN];
266 const char *name;
Simon Glass30580fc2014-11-12 22:42:23 -0700267 uint32_t pm1_cnt;
268 uint16_t pm1_sts;
Simon Glass367077a2014-11-12 22:42:20 -0700269 int ret;
270
271 /* Halt if there was a built in self test failure */
272 ret = report_bist_failure();
273 if (ret)
274 return ret;
Simon Glass0b36ecd2014-11-12 22:42:07 -0700275
Simon Glassd22f5c92014-11-12 22:42:27 -0700276 enable_lapic();
277
Simon Glassf79d5382014-11-12 22:42:21 -0700278 ret = microcode_update_intel();
Simon Glass9281eb52015-01-01 16:18:14 -0700279 if (ret)
Simon Glassf79d5382014-11-12 22:42:21 -0700280 return ret;
281
Simon Glass30580fc2014-11-12 22:42:23 -0700282 /* Enable upper 128bytes of CMOS */
283 writel(1 << 2, RCB_REG(RC));
284
285 /* TODO: cmos_post_init() */
286 if (readl(MCHBAR_REG(SSKPD)) == 0xCAFE) {
287 debug("soft reset detected\n");
288 boot_mode = PEI_BOOT_SOFT_RESET;
289
290 /* System is not happy after keyboard reset... */
291 debug("Issuing CF9 warm reset\n");
Simon Glass1375e9a2015-04-28 20:11:30 -0600292 reset_cpu(0);
Simon Glass30580fc2014-11-12 22:42:23 -0700293 }
294
295 /* Early chipset init required before RAM init can work */
296 sandybridge_early_init(SANDYBRIDGE_MOBILE);
297
298 /* Check PM1_STS[15] to see if we are waking from Sx */
299 pm1_sts = inw(DEFAULT_PMBASE + PM1_STS);
300
301 /* Read PM1_CNT[12:10] to determine which Sx state */
302 pm1_cnt = inl(DEFAULT_PMBASE + PM1_CNT);
303
304 if ((pm1_sts & WAK_STS) && ((pm1_cnt >> 10) & 7) == 5) {
Simon Glass30580fc2014-11-12 22:42:23 -0700305 debug("Resume from S3 detected, but disabled.\n");
Simon Glass30580fc2014-11-12 22:42:23 -0700306 } else {
307 /*
308 * TODO: An indication of life might be possible here (e.g.
309 * keyboard light)
310 */
311 }
312 post_code(POST_EARLY_INIT);
313
314 /* Enable SPD ROMs and DDR-III DRAM */
315 ret = enable_smbus();
316 if (ret)
317 return ret;
318
319 /* Prepare USB controller early in S3 resume */
320 if (boot_mode == PEI_BOOT_RESUME)
321 enable_usb_bar();
322
323 gd->arch.pei_boot_mode = boot_mode;
324
325 /* TODO: Move this to the board or driver */
Simon Glass240d06d2015-03-05 12:25:15 -0700326 x86_pci_write_config32(PCH_LPC_DEV, GPIO_BASE, DEFAULT_GPIOBASE | 1);
327 x86_pci_write_config32(PCH_LPC_DEV, GPIO_CNTL, 0x10);
Simon Glass30580fc2014-11-12 22:42:23 -0700328
Simon Glass0b36ecd2014-11-12 22:42:07 -0700329 /* Print processor name */
330 name = cpu_get_name(processor_name);
331 printf("CPU: %s\n", name);
332
Simon Glass30580fc2014-11-12 22:42:23 -0700333 post_code(POST_CPU_INFO);
334
Simon Glass0b36ecd2014-11-12 22:42:07 -0700335 return 0;
336}
Simon Glassf2dd4702015-10-18 19:51:27 -0600337
338void board_debug_uart_init(void)
339{
340 /* This enables the debug UART */
341 pci_x86_write_config(NULL, PCH_LPC_DEV, LPC_EN, COMA_LPC_EN,
342 PCI_SIZE_16);
343}