blob: a2e36cc86736898b3b4af46bc67a51e0d49166e7 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
TsiChungLiew6f8a0a32008-01-14 17:23:08 -06002/*
3 * Configuation settings for the Freescale MCF5373 FireEngine board.
4 *
Alison Wange573de22012-03-25 19:18:14 +00005 * Copyright (C) 2004-2007, 2012 Freescale Semiconductor, Inc.
TsiChungLiew6f8a0a32008-01-14 17:23:08 -06006 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
TsiChungLiew6f8a0a32008-01-14 17:23:08 -06007 */
8
9/*
10 * board/config.h - configuration options, board specific
11 */
12
13#ifndef _M5373EVB_H
14#define _M5373EVB_H
15
Simon Glassfb64e362020-05-10 11:40:09 -060016#include <linux/stringify.h>
17
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060018/*
19 * High Level Configuration Options
20 * (easy to change)
21 */
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060022
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020023#define CONFIG_SYS_UART_PORT (0)
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060024
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060025#define CONFIG_WATCHDOG_TIMEOUT 3360 /* timeout in ms, max is 3.36 sec */
26
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060027/* I2C */
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060028
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060029#ifdef CONFIG_MCFFEC
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060030# define CONFIG_IPADDR 192.162.1.2
31# define CONFIG_NETMASK 255.255.255.0
32# define CONFIG_SERVERIP 192.162.1.1
33# define CONFIG_GATEWAYIP 192.162.1.1
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060034#endif /* FEC_ENET */
35
Mario Six790d8442018-03-28 14:38:20 +020036#define CONFIG_HOSTNAME "M5373EVB"
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060037#define CONFIG_EXTRA_ENV_SETTINGS \
38 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020039 "loadaddr=" __stringify(CONFIG_SYS_LOAD_ADDR) "\0" \
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060040 "u-boot=u-boot.bin\0" \
41 "load=tftp ${loadaddr) ${u-boot}\0" \
42 "upd=run load; run prog\0" \
Jason Jinded4eb42011-08-19 10:10:40 +080043 "prog=prot off 0 3ffff;" \
44 "era 0 3ffff;" \
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060045 "cp.b ${loadaddr} 0 ${filesize};" \
46 "save\0" \
47 ""
48
49#define CONFIG_PRAM 512 /* 512 KB */
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060050
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020051#define CONFIG_SYS_CLK 80000000
52#define CONFIG_SYS_CPU_CLK CONFIG_SYS_CLK * 3
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060053
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020054#define CONFIG_SYS_MBAR 0xFC000000
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060055
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020056#define CONFIG_SYS_LATCH_ADDR (CONFIG_SYS_CS1_BASE + 0x80000)
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060057
58/*
59 * Low Level Configuration Settings
60 * (address mappings, register initial values, etc.)
61 * You should know what you are doing if you make changes here.
62 */
63/*-----------------------------------------------------------------------
64 * Definitions for initial stack pointer and data area (in DPRAM)
65 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020066#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +020067#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020068#define CONFIG_SYS_INIT_RAM_CTRL 0x221
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060069
70/*-----------------------------------------------------------------------
71 * Start addresses for the final memory configuration
72 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020073 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060074 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020075#define CONFIG_SYS_SDRAM_BASE 0x40000000
76#define CONFIG_SYS_SDRAM_SIZE 32 /* SDRAM size in MB */
77#define CONFIG_SYS_SDRAM_CFG1 0x53722730
78#define CONFIG_SYS_SDRAM_CFG2 0x56670000
79#define CONFIG_SYS_SDRAM_CTRL 0xE1092000
80#define CONFIG_SYS_SDRAM_EMOD 0x40010000
81#define CONFIG_SYS_SDRAM_MODE 0x018D0000
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060082
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060083/*
84 * For booting Linux, the board info and command line data
85 * have to be in the first 8 MB of memory, since this is
86 * the maximum mapped by the Linux kernel during initialization ??
87 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020088#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060089
90/*-----------------------------------------------------------------------
91 * FLASH organization
92 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020093#ifdef CONFIG_SYS_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020094# define CONFIG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060095#endif
96
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020097# define CONFIG_SYS_NAND_BASE CONFIG_SYS_CS2_BASE
98# define CONFIG_SYS_NAND_SIZE 1
99# define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600100# define NAND_ALLOW_ERASE_ALL 1
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600101
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200102#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600103
104/* Configuration for environment
105 * Environment is embedded in u-boot in the second sector of the flash
106 */
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600107
angelo@sysam.it6312a952015-03-29 22:54:16 +0200108#define LDS_BOARD_TEXT \
Simon Glass547cb402017-08-03 12:21:49 -0600109 . = DEFINED(env_offset) ? env_offset : .; \
110 env/embedded.o(.text*);
angelo@sysam.it6312a952015-03-29 22:54:16 +0200111
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600112/*-----------------------------------------------------------------------
113 * Cache Configuration
114 */
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600115
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600116#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200117 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600118#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200119 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600120#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINVA)
121#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
122 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
123 CF_ACR_EN | CF_ACR_SM_ALL)
124#define CONFIG_SYS_CACHE_ICACR (CF_CACR_EC | CF_CACR_CINVA | \
125 CF_CACR_DCM_P)
126
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600127/*-----------------------------------------------------------------------
128 * Chipselect bank definitions
129 */
130/*
131 * CS0 - NOR Flash 1, 2, 4, or 8MB
132 * CS1 - CompactFlash and registers
133 * CS2 - NAND Flash 16, 32, or 64MB
134 * CS3 - Available
135 * CS4 - Available
136 * CS5 - Available
137 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200138#define CONFIG_SYS_CS0_BASE 0
139#define CONFIG_SYS_CS0_MASK 0x007f0001
140#define CONFIG_SYS_CS0_CTRL 0x00001fa0
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600141
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200142#define CONFIG_SYS_CS1_BASE 0x10000000
143#define CONFIG_SYS_CS1_MASK 0x001f0001
144#define CONFIG_SYS_CS1_CTRL 0x002A3780
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600145
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200146#define CONFIG_SYS_CS2_BASE 0x20000000
Tom Rini37b623d2022-03-24 17:17:57 -0400147#define CONFIG_SYS_CS2_MASK (16 << 20)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200148#define CONFIG_SYS_CS2_CTRL 0x00001f60
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600149
150#endif /* _M5373EVB_H */