blob: 814760ebe9fd7a236602238e2f1aa4ba7dbb0620 [file] [log] [blame]
Ashish Kumar227b4bc2017-08-31 16:12:54 +05301/*
2 * Copyright 2017 NXP
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef __LS1088_COMMON_H
8#define __LS1088_COMMON_H
9
Sumit Garg08da8b22018-01-06 09:04:24 +053010/* SPL build */
11#ifdef CONFIG_SPL_BUILD
12#define SPL_NO_BOARDINFO
13#define SPL_NO_QIXIS
14#define SPL_NO_PCI
15#define SPL_NO_ENV
16#define SPL_NO_RTC
17#define SPL_NO_USB
18#define SPL_NO_SATA
19#define SPL_NO_QSPI
20#define SPL_NO_IFC
21#undef CONFIG_DISPLAY_CPUINFO
22#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +053023
24#define CONFIG_REMAKE_ELF
25#define CONFIG_FSL_LAYERSCAPE
26#define CONFIG_MP
27
28#include <asm/arch/stream_id_lsch3.h>
29#include <asm/arch/config.h>
30#include <asm/arch/soc.h>
31
32/* Link Definitions */
33#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
34
35/* Link Definitions */
Ashish Kumar227b4bc2017-08-31 16:12:54 +053036
Ashish Kumar2703ea72017-12-14 17:37:09 +053037#ifdef CONFIG_QSPI_BOOT
38#define CONFIG_SYS_FSL_QSPI_BASE 0x20000000
39#define CONFIG_ENV_OFFSET 0x300000 /* 3MB */
40#define CONFIG_ENV_ADDR (CONFIG_SYS_FSL_QSPI_BASE + \
41 CONFIG_ENV_OFFSET)
42#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +053043
44#define CONFIG_SKIP_LOWLEVEL_INIT
45
Ashish Kumar5676ceb2017-11-06 13:18:43 +053046#if !defined(CONFIG_SD_BOOT)
Ashish Kumar227b4bc2017-08-31 16:12:54 +053047#define CONFIG_FSL_DDR_INTERACTIVE /* Interactive debugging */
Ashish Kumar5676ceb2017-11-06 13:18:43 +053048#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +053049
50#define CONFIG_VERY_BIG_RAM
51#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
52#define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
53#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
54#define CONFIG_SYS_DDR_BLOCK2_BASE 0x8080000000ULL
55#define CONFIG_SYS_FSL_DDR_MAIN_NUM_CTRLS 1
56/*
57 * SMP Definitinos
58 */
59#define CPU_RELEASE_ADDR secondary_boot_func
60
Hou Zhiqiangeda85b22017-09-04 10:47:54 +080061#ifdef CONFIG_PCI
62#define CONFIG_CMD_PCI
63#endif
64
Ashish Kumar227b4bc2017-08-31 16:12:54 +053065/* Size of malloc() pool */
66#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 2048 * 1024)
67
68/* I2C */
69#define CONFIG_SYS_I2C
Ashish Kumar227b4bc2017-08-31 16:12:54 +053070
71/* Serial Port */
Ashish Kumar227b4bc2017-08-31 16:12:54 +053072#define CONFIG_SYS_NS16550_SERIAL
73#define CONFIG_SYS_NS16550_REG_SIZE 1
74#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0) / 2)
75
76#define CONFIG_BAUDRATE 115200
77#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
78
Sumit Garg08da8b22018-01-06 09:04:24 +053079#if !defined(SPL_NO_IFC) || defined(CONFIG_TARGET_LS1088AQDS)
Ashish Kumar227b4bc2017-08-31 16:12:54 +053080/* IFC */
81#define CONFIG_FSL_IFC
Sumit Garg08da8b22018-01-06 09:04:24 +053082#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +053083
84/*
85 * During booting, IFC is mapped at the region of 0x30000000.
86 * But this region is limited to 256MB. To accommodate NOR, promjet
87 * and FPGA. This region is divided as below:
88 * 0x30000000 - 0x37ffffff : 128MB : NOR flash
89 * 0x38000000 - 0x3BFFFFFF : 64MB : Promjet
90 * 0x3C000000 - 0x40000000 : 64MB : FPGA etc
91 *
92 * To accommodate bigger NOR flash and other devices, we will map IFC
93 * chip selects to as below:
94 * 0x5_1000_0000..0x5_1fff_ffff Memory Hole
95 * 0x5_2000_0000..0x5_3fff_ffff IFC CSx (FPGA, NAND and others 512MB)
96 * 0x5_4000_0000..0x5_7fff_ffff ASIC or others 1GB
97 * 0x5_8000_0000..0x5_bfff_ffff IFC CS0 1GB (NOR/Promjet)
98 * 0x5_C000_0000..0x5_ffff_ffff IFC CS1 1GB (NOR/Promjet)
99 *
100 * For e.g. NOR flash at CS0 will be mapped to 0x580000000 after relocation.
101 * CONFIG_SYS_FLASH_BASE has the final address (core view)
102 * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
103 * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
104 * CONFIG_SYS_TEXT_BASE is linked to 0x30000000 for booting
105 */
106
107#define CONFIG_SYS_FLASH_BASE 0x580000000ULL
108#define CONFIG_SYS_FLASH_BASE_PHYS 0x80000000
109#define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
110
111#define CONFIG_SYS_FLASH1_BASE_PHYS 0xC0000000
112#define CONFIG_SYS_FLASH1_BASE_PHYS_EARLY 0x8000000
113
114#ifndef __ASSEMBLY__
115unsigned long long get_qixis_addr(void);
116#endif
117
118#define QIXIS_BASE get_qixis_addr()
119#define QIXIS_BASE_PHYS 0x20000000
120#define QIXIS_BASE_PHYS_EARLY 0xC000000
121
122
123#define CONFIG_SYS_NAND_BASE 0x530000000ULL
124#define CONFIG_SYS_NAND_BASE_PHYS 0x30000000
125
126
127/* MC firmware */
128/* TODO Actual DPL max length needs to be confirmed with the MC FW team */
129#define CONFIG_SYS_LS_MC_DPC_MAX_LENGTH 0x20000
130#define CONFIG_SYS_LS_MC_DRAM_DPC_OFFSET 0x00F00000
131#define CONFIG_SYS_LS_MC_DPL_MAX_LENGTH 0x20000
132#define CONFIG_SYS_LS_MC_DRAM_DPL_OFFSET 0x00F20000
133#define CONFIG_SYS_LS_MC_AIOP_IMG_MAX_LENGTH 0x200000
134#define CONFIG_SYS_LS_MC_DRAM_AIOP_IMG_OFFSET 0x07000000
Bogdan Purcareata33ba9392017-10-05 06:56:53 +0000135
136/* Define phy_reset function to boot the MC based on mcinitcmd.
137 * This happens late enough to properly fixup u-boot env MAC addresses.
138 */
139#define CONFIG_RESET_PHY_R
140
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530141/*
142 * Carve out a DDR region which will not be used by u-boot/Linux
143 *
144 * It will be used by MC and Debug Server. The MC region must be
145 * 512MB aligned, so the min size to hide is 512MB.
146 */
147
148#if defined(CONFIG_FSL_MC_ENET)
149#define CONFIG_SYS_LS_MC_DRAM_BLOCK_MIN_SIZE (512UL * 1024 * 1024)
150#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530151/* Command line configuration */
152#define CONFIG_CMD_GREPENV
153#define CONFIG_CMD_CACHE
154
155/* Miscellaneous configurable options */
156#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
157
Ashish Kumara179e562017-11-02 09:50:47 +0530158/* SATA */
159#ifdef CONFIG_SCSI
Ashish Kumara179e562017-11-02 09:50:47 +0530160#define CONFIG_SCSI_AHCI_PLAT
161#define CONFIG_SYS_SATA1 AHCI_BASE_ADDR1
162
163#define CONFIG_SYS_SCSI_MAX_SCSI_ID 1
164#define CONFIG_SYS_SCSI_MAX_LUN 1
165#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
166 CONFIG_SYS_SCSI_MAX_LUN)
167#endif
168
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530169/* Physical Memory Map */
170#define CONFIG_CHIP_SELECTS_PER_CTRL 4
171
172#define CONFIG_NR_DRAM_BANKS 2
173
174#define CONFIG_HWCONFIG
175#define HWCONFIG_BUFFER_SIZE 128
176
177/* #define CONFIG_DISPLAY_CPUINFO */
178
Sumit Garg08da8b22018-01-06 09:04:24 +0530179#ifndef SPL_NO_ENV
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530180/* Allow to overwrite serial and ethaddr */
181#define CONFIG_ENV_OVERWRITE
182
183/* Initial environment variables */
184#define CONFIG_EXTRA_ENV_SETTINGS \
185 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
186 "loadaddr=0x80100000\0" \
187 "kernel_addr=0x100000\0" \
188 "ramdisk_addr=0x800000\0" \
189 "ramdisk_size=0x2000000\0" \
190 "fdt_high=0xa0000000\0" \
191 "initrd_high=0xffffffffffffffff\0" \
192 "kernel_start=0x581000000\0" \
193 "kernel_load=0xa0000000\0" \
194 "kernel_size=0x2800000\0" \
195 "console=ttyAMA0,38400n8\0" \
196 "mcinitcmd=fsl_mc start mc 0x580a00000" \
197 " 0x580e00000 \0"
198
199#define CONFIG_BOOTARGS "console=ttyS0,115200 root=/dev/ram0 " \
200 "earlycon=uart8250,mmio,0x21c0500 " \
201 "ramdisk_size=0x3000000 default_hugepagesz=2m" \
202 " hugepagesz=2m hugepages=256"
203#if defined(CONFIG_QSPI_BOOT)
204#define CONFIG_BOOTCOMMAND "sf probe 0:0;" \
205 "sf read 0x80200000 0xd00000 0x100000;"\
206 " fsl_mc apply dpl 0x80200000 &&" \
207 " sf read $kernel_load $kernel_start" \
208 " $kernel_size && bootm $kernel_load"
Ashish Kumar5676ceb2017-11-06 13:18:43 +0530209#elif defined(CONFIG_SD_BOOT)
210#define CONFIG_BOOTCOMMAND "mmcinfo;mmc read 0x80200000 0x6800 0x800;"\
211 " fsl_mc apply dpl 0x80200000 &&" \
212 " mmc read $kernel_load $kernel_start" \
213 " $kernel_size && bootm $kernel_load"
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530214#else /* NOR BOOT*/
215#define CONFIG_BOOTCOMMAND "fsl_mc apply dpl 0x580d00000 &&" \
216 " cp.b $kernel_start $kernel_load" \
217 " $kernel_size && bootm $kernel_load"
218#endif
Sumit Garg08da8b22018-01-06 09:04:24 +0530219#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530220
221/* Monitor Command Prompt */
222#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
223#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
224 sizeof(CONFIG_SYS_PROMPT) + 16)
225#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
226#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot args buffer */
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530227#define CONFIG_SYS_MAXARGS 64 /* max command args */
228
Ashish Kumar5676ceb2017-11-06 13:18:43 +0530229#ifdef CONFIG_SPL
230#define CONFIG_SPL_BSS_START_ADDR 0x80100000
231#define CONFIG_SPL_BSS_MAX_SIZE 0x00100000
Ashish Kumar5676ceb2017-11-06 13:18:43 +0530232#define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv8/u-boot-spl.lds"
233#define CONFIG_SPL_MAX_SIZE 0x16000
234#define CONFIG_SPL_STACK (CONFIG_SYS_FSL_OCRAM_BASE + 0x9ff0)
235#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
236#define CONFIG_SPL_TEXT_BASE 0x1800a000
237
238#define CONFIG_SYS_SPL_MALLOC_SIZE 0x00100000
239#define CONFIG_SYS_SPL_MALLOC_START 0x80200000
Sumit Garg19ef0352018-01-06 09:04:25 +0530240
241#ifdef CONFIG_SECURE_BOOT
242#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
243/*
244 * HDR would be appended at end of image and copied to DDR along
245 * with U-Boot image. Here u-boot max. size is 512K. So if binary
246 * size increases then increase this size in case of secure boot as
247 * it uses raw u-boot image instead of fit image.
248 */
249#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
250#else
251#define CONFIG_SYS_MONITOR_LEN 0x100000
252#endif /* ifdef CONFIG_SECURE_BOOT */
253
Ashish Kumar5676ceb2017-11-06 13:18:43 +0530254#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530255#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
256
257#endif /* __LS1088_COMMON_H */