blob: 92bc72b267c929f22e8fe2fa0843a98983c29152 [file] [log] [blame]
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -07001/*
2 * (C) Copyright 2008
3 * Texas Instruments, <www.ti.com>
4 * Sukumar Ghorai <s-ghorai@ti.com>
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation's version 2 of
12 * the License.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25#include <config.h>
Simon Glass63334482019-11-14 12:57:39 -070026#include <cpu_func.h>
Simon Glass0f2af882020-05-10 11:40:05 -060027#include <log.h>
Pantelis Antoniou2c850462014-03-11 19:34:20 +020028#include <malloc.h>
Kishon Vijay Abraham I826be2a2017-09-21 16:51:34 +020029#include <memalign.h>
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -070030#include <mmc.h>
31#include <part.h>
32#include <i2c.h>
Tom Rini8c6b4372024-07-15 13:35:53 -060033#if defined(CONFIG_OMAP54XX)
Nishanth Menon627612c2013-03-26 05:20:54 +000034#include <palmas.h>
Felix Brack419eed22017-10-11 17:05:28 +020035#endif
Simon Glass274e0b02020-05-10 11:39:56 -060036#include <asm/cache.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060037#include <asm/global_data.h>
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -070038#include <asm/io.h>
39#include <asm/arch/mmc_host_def.h>
Kishon Vijay Abraham Ie7da6ac2018-01-30 16:01:40 +010040#ifdef CONFIG_OMAP54XX
41#include <asm/arch/mux_dra7xx.h>
42#include <asm/arch/dra7xx_iodelay.h>
43#endif
Tom Rini84c0f692021-09-12 20:32:32 -040044#if !defined(CONFIG_ARCH_KEYSTONE)
Roger Quadros44157de2015-09-19 16:26:53 +053045#include <asm/gpio.h>
Dirk Behme74140232011-05-15 09:04:47 +000046#include <asm/arch/sys_proto.h>
Roger Quadros44157de2015-09-19 16:26:53 +053047#endif
Tom Rinidf5338c2017-02-09 13:41:28 -050048#ifdef CONFIG_MMC_OMAP36XX_PINS
49#include <asm/arch/mux.h>
50#endif
Mugunthan V Nd97631a2015-09-28 12:56:30 +053051#include <dm.h>
Simon Glassd66c5f72020-02-03 07:36:15 -070052#include <dm/devres.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060053#include <linux/bitops.h>
Simon Glassdbd79542020-05-10 11:40:11 -060054#include <linux/delay.h>
Simon Glassd66c5f72020-02-03 07:36:15 -070055#include <linux/err.h>
Jean-Jacques Hiblot20157d42018-01-30 16:01:44 +010056#include <power/regulator.h>
Faiz Abbase4d30562019-01-30 18:08:42 +053057#include <thermal.h>
Mugunthan V Nd97631a2015-09-28 12:56:30 +053058
59DECLARE_GLOBAL_DATA_PTR;
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -070060
Pantelis Antoniouc9e75912014-02-26 19:28:45 +020061/* simplify defines to OMAP_HSMMC_USE_GPIO */
Simon Glass7ec24132024-09-29 19:49:48 -060062#if (defined(CONFIG_OMAP_GPIO) && !defined(CONFIG_XPL_BUILD)) || \
63 (defined(CONFIG_XPL_BUILD) && defined(CONFIG_SPL_GPIO))
Pantelis Antoniouc9e75912014-02-26 19:28:45 +020064#define OMAP_HSMMC_USE_GPIO
65#else
66#undef OMAP_HSMMC_USE_GPIO
67#endif
68
Grazvydas Ignotasddde1882012-03-19 12:12:06 +000069/* common definitions for all OMAPs */
70#define SYSCTL_SRC (1 << 25)
71#define SYSCTL_SRD (1 << 26)
72
Kishon Vijay Abraham Ie7da6ac2018-01-30 16:01:40 +010073#ifdef CONFIG_IODELAY_RECALIBRATION
74struct omap_hsmmc_pinctrl_state {
75 struct pad_conf_entry *padconf;
76 int npads;
77 struct iodelay_cfg_entry *iodelay;
78 int niodelays;
79};
80#endif
81
Nikita Kiryanov13822862012-12-03 02:19:43 +000082struct omap_hsmmc_data {
83 struct hsmmc *base_addr;
Simon Glass5f4bd8c2017-07-04 13:31:19 -060084#if !CONFIG_IS_ENABLED(DM_MMC)
Pantelis Antoniou2c850462014-03-11 19:34:20 +020085 struct mmc_config cfg;
Jean-Jacques Hiblotae51a662017-03-22 16:00:33 +010086#endif
Kishon Vijay Abraham I2e18c9b2018-01-30 16:01:31 +010087 uint bus_width;
Jean-Jacques Hiblot7fe2f192018-01-30 16:01:30 +010088 uint clock;
Jean-Jacques Hiblot7a41bb42018-01-30 16:01:46 +010089 ushort last_cmd;
Pantelis Antoniouc9e75912014-02-26 19:28:45 +020090#ifdef OMAP_HSMMC_USE_GPIO
Simon Glass5f4bd8c2017-07-04 13:31:19 -060091#if CONFIG_IS_ENABLED(DM_MMC)
Mugunthan V Nd97631a2015-09-28 12:56:30 +053092 struct gpio_desc cd_gpio; /* Change Detect GPIO */
93 struct gpio_desc wp_gpio; /* Write Protect GPIO */
Mugunthan V Nd97631a2015-09-28 12:56:30 +053094#else
Nikita Kiryanov4eae05c2012-12-03 02:19:44 +000095 int cd_gpio;
Nikita Kiryanov4be9dbc2012-12-03 02:19:47 +000096 int wp_gpio;
Pantelis Antoniouc9e75912014-02-26 19:28:45 +020097#endif
Mugunthan V Nd97631a2015-09-28 12:56:30 +053098#endif
Kishon Vijay Abraham I73897ed2018-01-30 16:01:32 +010099#if CONFIG_IS_ENABLED(DM_MMC)
Jean-Jacques Hiblotcf38d4e2018-01-30 16:01:33 +0100100 enum bus_mode mode;
Kishon Vijay Abraham I73897ed2018-01-30 16:01:32 +0100101#endif
Kishon Vijay Abraham I826be2a2017-09-21 16:51:34 +0200102 u8 controller_flags;
Jean-Jacques Hiblotcebf0592018-02-23 10:40:18 +0100103#ifdef CONFIG_MMC_OMAP_HS_ADMA
Kishon Vijay Abraham I826be2a2017-09-21 16:51:34 +0200104 struct omap_hsmmc_adma_desc *adma_desc_table;
105 uint desc_slot;
106#endif
Kishon Vijay Abraham I8c2efe92018-01-30 16:01:41 +0100107 const char *hw_rev;
Jean-Jacques Hiblot7a41bb42018-01-30 16:01:46 +0100108 struct udevice *pbias_supply;
109 uint signal_voltage;
Kishon Vijay Abraham Ie7da6ac2018-01-30 16:01:40 +0100110#ifdef CONFIG_IODELAY_RECALIBRATION
111 struct omap_hsmmc_pinctrl_state *default_pinctrl_state;
112 struct omap_hsmmc_pinctrl_state *hs_pinctrl_state;
113 struct omap_hsmmc_pinctrl_state *hs200_1_8v_pinctrl_state;
114 struct omap_hsmmc_pinctrl_state *ddr_1_8v_pinctrl_state;
115 struct omap_hsmmc_pinctrl_state *sdr12_pinctrl_state;
116 struct omap_hsmmc_pinctrl_state *sdr25_pinctrl_state;
117 struct omap_hsmmc_pinctrl_state *ddr50_pinctrl_state;
118 struct omap_hsmmc_pinctrl_state *sdr50_pinctrl_state;
119 struct omap_hsmmc_pinctrl_state *sdr104_pinctrl_state;
120#endif
Kishon Vijay Abraham I826be2a2017-09-21 16:51:34 +0200121};
122
Kishon Vijay Abraham Ie7da6ac2018-01-30 16:01:40 +0100123struct omap_mmc_of_data {
124 u8 controller_flags;
125};
126
Jean-Jacques Hiblotcebf0592018-02-23 10:40:18 +0100127#ifdef CONFIG_MMC_OMAP_HS_ADMA
Kishon Vijay Abraham I826be2a2017-09-21 16:51:34 +0200128struct omap_hsmmc_adma_desc {
129 u8 attr;
130 u8 reserved;
131 u16 len;
132 u32 addr;
Nikita Kiryanov13822862012-12-03 02:19:43 +0000133};
134
Kishon Vijay Abraham I826be2a2017-09-21 16:51:34 +0200135#define ADMA_MAX_LEN 63488
136
137/* Decriptor table defines */
138#define ADMA_DESC_ATTR_VALID BIT(0)
139#define ADMA_DESC_ATTR_END BIT(1)
140#define ADMA_DESC_ATTR_INT BIT(2)
141#define ADMA_DESC_ATTR_ACT1 BIT(4)
142#define ADMA_DESC_ATTR_ACT2 BIT(5)
143
144#define ADMA_DESC_TRANSFER_DATA ADMA_DESC_ATTR_ACT2
145#define ADMA_DESC_LINK_DESC (ADMA_DESC_ATTR_ACT1 | ADMA_DESC_ATTR_ACT2)
146#endif
147
Nishanth Menond3bfaac2010-11-19 11:18:12 -0500148/* If we fail after 1 second wait, something is really bad */
149#define MAX_RETRY_MS 1000
Jean-Jacques Hiblot192e4302018-01-30 16:01:37 +0100150#define MMC_TIMEOUT_MS 20
Nishanth Menond3bfaac2010-11-19 11:18:12 -0500151
Kishon Vijay Abraham I826be2a2017-09-21 16:51:34 +0200152/* DMA transfers can take a long time if a lot a data is transferred.
153 * The timeout must take in account the amount of data. Let's assume
154 * that the time will never exceed 333 ms per MB (in other word we assume
155 * that the bandwidth is always above 3MB/s).
156 */
157#define DMA_TIMEOUT_PER_MB 333
Kishon Vijay Abraham I73897ed2018-01-30 16:01:32 +0100158#define OMAP_HSMMC_SUPPORTS_DUAL_VOLT BIT(0)
159#define OMAP_HSMMC_NO_1_8_V BIT(1)
Kishon Vijay Abraham I826be2a2017-09-21 16:51:34 +0200160#define OMAP_HSMMC_USE_ADMA BIT(2)
Kishon Vijay Abraham Ie7da6ac2018-01-30 16:01:40 +0100161#define OMAP_HSMMC_REQUIRE_IODELAY BIT(3)
Kishon Vijay Abraham I826be2a2017-09-21 16:51:34 +0200162
Sricharanf72611f2011-11-15 09:49:53 -0500163static int mmc_read_data(struct hsmmc *mmc_base, char *buf, unsigned int size);
164static int mmc_write_data(struct hsmmc *mmc_base, const char *buf,
165 unsigned int siz);
Jean-Jacques Hiblot7fe2f192018-01-30 16:01:30 +0100166static void omap_hsmmc_start_clock(struct hsmmc *mmc_base);
167static void omap_hsmmc_stop_clock(struct hsmmc *mmc_base);
Jean-Jacques Hiblotf0f821b2018-01-30 16:01:35 +0100168static void mmc_reset_controller_fsm(struct hsmmc *mmc_base, u32 bit);
Balaji T Kf843d332011-09-08 06:34:57 +0000169
Jean-Jacques Hiblotd58ef8e2017-03-22 16:00:31 +0100170static inline struct omap_hsmmc_data *omap_hsmmc_get_data(struct mmc *mmc)
171{
Simon Glass5f4bd8c2017-07-04 13:31:19 -0600172#if CONFIG_IS_ENABLED(DM_MMC)
Jean-Jacques Hiblotd58ef8e2017-03-22 16:00:31 +0100173 return dev_get_priv(mmc->dev);
174#else
175 return (struct omap_hsmmc_data *)mmc->priv;
176#endif
177}
Tom Rinibf3e2462020-06-04 16:03:55 -0400178
179#if defined(CONFIG_OMAP34XX) || defined(CONFIG_IODELAY_RECALIBRATION)
Jean-Jacques Hiblotae51a662017-03-22 16:00:33 +0100180static inline struct mmc_config *omap_hsmmc_get_cfg(struct mmc *mmc)
181{
Simon Glass5f4bd8c2017-07-04 13:31:19 -0600182#if CONFIG_IS_ENABLED(DM_MMC)
Simon Glassfa20e932020-12-03 16:55:20 -0700183 struct omap_hsmmc_plat *plat = dev_get_plat(mmc->dev);
Jean-Jacques Hiblotae51a662017-03-22 16:00:33 +0100184 return &plat->cfg;
185#else
186 return &((struct omap_hsmmc_data *)mmc->priv)->cfg;
187#endif
188}
Tom Rinibf3e2462020-06-04 16:03:55 -0400189#endif
Jean-Jacques Hiblotd58ef8e2017-03-22 16:00:31 +0100190
Simon Glass5f4bd8c2017-07-04 13:31:19 -0600191#if defined(OMAP_HSMMC_USE_GPIO) && !CONFIG_IS_ENABLED(DM_MMC)
Nikita Kiryanov4eae05c2012-12-03 02:19:44 +0000192static int omap_mmc_setup_gpio_in(int gpio, const char *label)
193{
Simon Glass1a96d7f2014-10-22 21:37:09 -0600194 int ret;
Nikita Kiryanov4eae05c2012-12-03 02:19:44 +0000195
Simon Glassfa4689a2019-12-06 21:41:35 -0700196#if !CONFIG_IS_ENABLED(DM_GPIO)
Simon Glass1a96d7f2014-10-22 21:37:09 -0600197 if (!gpio_is_valid(gpio))
Nikita Kiryanov4eae05c2012-12-03 02:19:44 +0000198 return -1;
Simon Glass1a96d7f2014-10-22 21:37:09 -0600199#endif
200 ret = gpio_request(gpio, label);
201 if (ret)
202 return ret;
Nikita Kiryanov4eae05c2012-12-03 02:19:44 +0000203
Simon Glass1a96d7f2014-10-22 21:37:09 -0600204 ret = gpio_direction_input(gpio);
205 if (ret)
206 return ret;
Nikita Kiryanov4eae05c2012-12-03 02:19:44 +0000207
208 return gpio;
209}
Nikita Kiryanov4eae05c2012-12-03 02:19:44 +0000210#endif
211
Jeroen Hofsteeaedeeaa2014-07-12 21:24:08 +0200212static unsigned char mmc_board_init(struct mmc *mmc)
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700213{
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700214#if defined(CONFIG_OMAP34XX)
Jean-Jacques Hiblotae51a662017-03-22 16:00:33 +0100215 struct mmc_config *cfg = omap_hsmmc_get_cfg(mmc);
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700216 t2_t *t2_base = (t2_t *)T2_BASE;
217 struct prcm *prcm_base = (struct prcm *)PRCM_BASE;
Grazvydas Ignotasef2b7292012-03-19 03:50:53 +0000218 u32 pbias_lite;
Adam Fordef354962017-02-06 11:31:43 -0600219#ifdef CONFIG_MMC_OMAP36XX_PINS
220 u32 wkup_ctrl = readl(OMAP34XX_CTRL_WKUP_CTRL);
221#endif
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700222
Grazvydas Ignotasef2b7292012-03-19 03:50:53 +0000223 pbias_lite = readl(&t2_base->pbias_lite);
224 pbias_lite &= ~(PBIASLITEPWRDNZ1 | PBIASLITEPWRDNZ0);
Albert ARIBAUD \(3ADEV\)6ad09812015-01-16 09:09:50 +0100225#ifdef CONFIG_TARGET_OMAP3_CAIRO
226 /* for cairo board, we need to set up 1.8 Volt bias level on MMC1 */
227 pbias_lite &= ~PBIASLITEVMODE0;
228#endif
Adam Fordf2eb4322018-09-05 04:11:08 -0500229#ifdef CONFIG_TARGET_OMAP3_LOGIC
230 /* For Logic PD board, 1.8V bias to go enable gpio127 for mmc_cd */
231 pbias_lite &= ~PBIASLITEVMODE1;
232#endif
Adam Fordef354962017-02-06 11:31:43 -0600233#ifdef CONFIG_MMC_OMAP36XX_PINS
234 if (get_cpu_family() == CPU_OMAP36XX) {
235 /* Disable extended drain IO before changing PBIAS */
236 wkup_ctrl &= ~OMAP34XX_CTRL_WKUP_CTRL_GPIO_IO_PWRDNZ;
237 writel(wkup_ctrl, OMAP34XX_CTRL_WKUP_CTRL);
238 }
239#endif
Grazvydas Ignotasef2b7292012-03-19 03:50:53 +0000240 writel(pbias_lite, &t2_base->pbias_lite);
Paul Kocialkowski69559892014-11-08 20:55:47 +0100241
Grazvydas Ignotasef2b7292012-03-19 03:50:53 +0000242 writel(pbias_lite | PBIASLITEPWRDNZ1 |
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700243 PBIASSPEEDCTRL0 | PBIASLITEPWRDNZ0,
244 &t2_base->pbias_lite);
245
Adam Fordef354962017-02-06 11:31:43 -0600246#ifdef CONFIG_MMC_OMAP36XX_PINS
247 if (get_cpu_family() == CPU_OMAP36XX)
248 /* Enable extended drain IO after changing PBIAS */
249 writel(wkup_ctrl |
250 OMAP34XX_CTRL_WKUP_CTRL_GPIO_IO_PWRDNZ,
251 OMAP34XX_CTRL_WKUP_CTRL);
252#endif
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700253 writel(readl(&t2_base->devconf0) | MMCSDIO1ADPCLKISEL,
254 &t2_base->devconf0);
255
256 writel(readl(&t2_base->devconf1) | MMCSDIO2ADPCLKISEL,
257 &t2_base->devconf1);
258
Jonathan Solnita9b05562012-02-24 11:30:18 +0000259 /* Change from default of 52MHz to 26MHz if necessary */
Jean-Jacques Hiblotae51a662017-03-22 16:00:33 +0100260 if (!(cfg->host_caps & MMC_MODE_HS_52MHz))
Jonathan Solnita9b05562012-02-24 11:30:18 +0000261 writel(readl(&t2_base->ctl_prog_io1) & ~CTLPROGIO1SPEEDCTRL,
262 &t2_base->ctl_prog_io1);
263
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700264 writel(readl(&prcm_base->fclken1_core) |
265 EN_MMC1 | EN_MMC2 | EN_MMC3,
266 &prcm_base->fclken1_core);
267
268 writel(readl(&prcm_base->iclken1_core) |
269 EN_MMC1 | EN_MMC2 | EN_MMC3,
270 &prcm_base->iclken1_core);
271#endif
272
Tom Rini8c6b4372024-07-15 13:35:53 -0600273#if defined(CONFIG_OMAP54XX) && !CONFIG_IS_ENABLED(DM_REGULATOR)
Balaji T Kf843d332011-09-08 06:34:57 +0000274 /* PBIAS config needed for MMC1 only */
Jean-Jacques Hiblot26319b12017-03-22 16:00:32 +0100275 if (mmc_get_blk_desc(mmc)->devnum == 0)
Faiz Abbasfc1ad622019-04-05 14:18:46 +0530276 vmmc_pbias_config(LDO_VOLT_3V3);
Balaji T Kd9cf8362012-03-12 02:25:49 +0000277#endif
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700278
279 return 0;
280}
281
Sricharanf72611f2011-11-15 09:49:53 -0500282void mmc_init_stream(struct hsmmc *mmc_base)
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700283{
Nishanth Menond3bfaac2010-11-19 11:18:12 -0500284 ulong start;
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700285
286 writel(readl(&mmc_base->con) | INIT_INITSTREAM, &mmc_base->con);
287
288 writel(MMC_CMD0, &mmc_base->cmd);
Nishanth Menond3bfaac2010-11-19 11:18:12 -0500289 start = get_timer(0);
290 while (!(readl(&mmc_base->stat) & CC_MASK)) {
291 if (get_timer(0) - start > MAX_RETRY_MS) {
292 printf("%s: timedout waiting for cc!\n", __func__);
293 return;
294 }
295 }
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700296 writel(CC_MASK, &mmc_base->stat)
297 ;
298 writel(MMC_CMD0, &mmc_base->cmd)
299 ;
Nishanth Menond3bfaac2010-11-19 11:18:12 -0500300 start = get_timer(0);
301 while (!(readl(&mmc_base->stat) & CC_MASK)) {
302 if (get_timer(0) - start > MAX_RETRY_MS) {
303 printf("%s: timedout waiting for cc2!\n", __func__);
304 return;
305 }
306 }
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700307 writel(readl(&mmc_base->con) & ~INIT_INITSTREAM, &mmc_base->con);
308}
Kishon Vijay Abraham I73897ed2018-01-30 16:01:32 +0100309
310#if CONFIG_IS_ENABLED(DM_MMC)
Kishon Vijay Abraham Ie7da6ac2018-01-30 16:01:40 +0100311#ifdef CONFIG_IODELAY_RECALIBRATION
312static void omap_hsmmc_io_recalibrate(struct mmc *mmc)
313{
314 struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
315 struct omap_hsmmc_pinctrl_state *pinctrl_state;
316
317 switch (priv->mode) {
318 case MMC_HS_200:
319 pinctrl_state = priv->hs200_1_8v_pinctrl_state;
320 break;
321 case UHS_SDR104:
322 pinctrl_state = priv->sdr104_pinctrl_state;
323 break;
324 case UHS_SDR50:
325 pinctrl_state = priv->sdr50_pinctrl_state;
326 break;
327 case UHS_DDR50:
328 pinctrl_state = priv->ddr50_pinctrl_state;
329 break;
330 case UHS_SDR25:
331 pinctrl_state = priv->sdr25_pinctrl_state;
332 break;
333 case UHS_SDR12:
334 pinctrl_state = priv->sdr12_pinctrl_state;
335 break;
336 case SD_HS:
337 case MMC_HS:
338 case MMC_HS_52:
339 pinctrl_state = priv->hs_pinctrl_state;
340 break;
341 case MMC_DDR_52:
342 pinctrl_state = priv->ddr_1_8v_pinctrl_state;
343 default:
344 pinctrl_state = priv->default_pinctrl_state;
345 break;
346 }
347
Jean-Jacques Hiblotdae1ad42018-01-30 16:01:42 +0100348 if (!pinctrl_state)
349 pinctrl_state = priv->default_pinctrl_state;
350
Kishon Vijay Abraham Ie7da6ac2018-01-30 16:01:40 +0100351 if (priv->controller_flags & OMAP_HSMMC_REQUIRE_IODELAY) {
352 if (pinctrl_state->iodelay)
353 late_recalibrate_iodelay(pinctrl_state->padconf,
354 pinctrl_state->npads,
355 pinctrl_state->iodelay,
356 pinctrl_state->niodelays);
357 else
358 do_set_mux32((*ctrl)->control_padconf_core_base,
359 pinctrl_state->padconf,
360 pinctrl_state->npads);
361 }
362}
363#endif
Jean-Jacques Hiblotcf38d4e2018-01-30 16:01:33 +0100364static void omap_hsmmc_set_timing(struct mmc *mmc)
365{
366 u32 val;
367 struct hsmmc *mmc_base;
368 struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
369
370 mmc_base = priv->base_addr;
371
Kishon Vijay Abraham Ie7da6ac2018-01-30 16:01:40 +0100372 omap_hsmmc_stop_clock(mmc_base);
Jean-Jacques Hiblotcf38d4e2018-01-30 16:01:33 +0100373 val = readl(&mmc_base->ac12);
374 val &= ~AC12_UHSMC_MASK;
375 priv->mode = mmc->selected_mode;
376
Kishon Vijay Abraham I0c1f3d02018-01-30 16:01:34 +0100377 if (mmc_is_mode_ddr(priv->mode))
378 writel(readl(&mmc_base->con) | DDR, &mmc_base->con);
379 else
380 writel(readl(&mmc_base->con) & ~DDR, &mmc_base->con);
381
Jean-Jacques Hiblotcf38d4e2018-01-30 16:01:33 +0100382 switch (priv->mode) {
383 case MMC_HS_200:
384 case UHS_SDR104:
385 val |= AC12_UHSMC_SDR104;
386 break;
387 case UHS_SDR50:
388 val |= AC12_UHSMC_SDR50;
389 break;
390 case MMC_DDR_52:
391 case UHS_DDR50:
392 val |= AC12_UHSMC_DDR50;
393 break;
394 case SD_HS:
395 case MMC_HS_52:
396 case UHS_SDR25:
397 val |= AC12_UHSMC_SDR25;
398 break;
399 case MMC_LEGACY:
400 case MMC_HS:
Jean-Jacques Hiblotcf38d4e2018-01-30 16:01:33 +0100401 case UHS_SDR12:
402 val |= AC12_UHSMC_SDR12;
403 break;
404 default:
405 val |= AC12_UHSMC_RES;
406 break;
407 }
408 writel(val, &mmc_base->ac12);
Kishon Vijay Abraham Ie7da6ac2018-01-30 16:01:40 +0100409
410#ifdef CONFIG_IODELAY_RECALIBRATION
411 omap_hsmmc_io_recalibrate(mmc);
412#endif
413 omap_hsmmc_start_clock(mmc_base);
Jean-Jacques Hiblotcf38d4e2018-01-30 16:01:33 +0100414}
415
Jean-Jacques Hiblot7a41bb42018-01-30 16:01:46 +0100416static void omap_hsmmc_conf_bus_power(struct mmc *mmc, uint signal_voltage)
Kishon Vijay Abraham I73897ed2018-01-30 16:01:32 +0100417{
418 struct hsmmc *mmc_base;
419 struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
Jean-Jacques Hiblot7a41bb42018-01-30 16:01:46 +0100420 u32 hctl, ac12;
Kishon Vijay Abraham I73897ed2018-01-30 16:01:32 +0100421
422 mmc_base = priv->base_addr;
423
Jean-Jacques Hiblot7a41bb42018-01-30 16:01:46 +0100424 hctl = readl(&mmc_base->hctl) & ~SDVS_MASK;
425 ac12 = readl(&mmc_base->ac12) & ~AC12_V1V8_SIGEN;
Kishon Vijay Abraham I73897ed2018-01-30 16:01:32 +0100426
Jean-Jacques Hiblot7a41bb42018-01-30 16:01:46 +0100427 switch (signal_voltage) {
428 case MMC_SIGNAL_VOLTAGE_330:
Faiz Abbasfc1ad622019-04-05 14:18:46 +0530429 hctl |= SDVS_3V3;
Kishon Vijay Abraham I73897ed2018-01-30 16:01:32 +0100430 break;
Jean-Jacques Hiblot7a41bb42018-01-30 16:01:46 +0100431 case MMC_SIGNAL_VOLTAGE_180:
432 hctl |= SDVS_1V8;
433 ac12 |= AC12_V1V8_SIGEN;
Kishon Vijay Abraham I73897ed2018-01-30 16:01:32 +0100434 break;
435 }
436
Jean-Jacques Hiblot7a41bb42018-01-30 16:01:46 +0100437 writel(hctl, &mmc_base->hctl);
438 writel(ac12, &mmc_base->ac12);
439}
440
Sam Protsenkodb174c62019-08-14 22:52:51 +0300441static int omap_hsmmc_wait_dat0(struct udevice *dev, int state, int timeout_us)
Jean-Jacques Hiblot7a41bb42018-01-30 16:01:46 +0100442{
443 int ret = -ETIMEDOUT;
444 u32 con;
445 bool dat0_high;
446 bool target_dat0_high = !!state;
447 struct omap_hsmmc_data *priv = dev_get_priv(dev);
448 struct hsmmc *mmc_base = priv->base_addr;
449
450 con = readl(&mmc_base->con);
451 writel(con | CON_CLKEXTFREE | CON_PADEN, &mmc_base->con);
452
Sam Protsenkodb174c62019-08-14 22:52:51 +0300453 timeout_us = DIV_ROUND_UP(timeout_us, 10); /* check every 10 us. */
454 while (timeout_us--) {
Jean-Jacques Hiblot7a41bb42018-01-30 16:01:46 +0100455 dat0_high = !!(readl(&mmc_base->pstate) & PSTATE_DLEV_DAT0);
456 if (dat0_high == target_dat0_high) {
457 ret = 0;
458 break;
459 }
460 udelay(10);
461 }
462 writel(con, &mmc_base->con);
463
464 return ret;
465}
Jean-Jacques Hiblot7a41bb42018-01-30 16:01:46 +0100466
467#if CONFIG_IS_ENABLED(MMC_IO_VOLTAGE)
468#if CONFIG_IS_ENABLED(DM_REGULATOR)
469static int omap_hsmmc_set_io_regulator(struct mmc *mmc, int mV)
470{
471 int ret = 0;
472 int uV = mV * 1000;
473
474 struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
475
476 if (!mmc->vqmmc_supply)
477 return 0;
478
479 /* Disable PBIAS */
Lokesh Vutlab2691972019-01-11 15:15:52 +0530480 ret = regulator_set_enable_if_allowed(priv->pbias_supply, false);
481 if (ret)
Jean-Jacques Hiblot7a41bb42018-01-30 16:01:46 +0100482 return ret;
483
484 /* Turn off IO voltage */
Lokesh Vutlab2691972019-01-11 15:15:52 +0530485 ret = regulator_set_enable_if_allowed(mmc->vqmmc_supply, false);
486 if (ret)
Jean-Jacques Hiblot7a41bb42018-01-30 16:01:46 +0100487 return ret;
488 /* Program a new IO voltage value */
489 ret = regulator_set_value(mmc->vqmmc_supply, uV);
490 if (ret)
491 return ret;
492 /* Turn on IO voltage */
Lokesh Vutlab2691972019-01-11 15:15:52 +0530493 ret = regulator_set_enable_if_allowed(mmc->vqmmc_supply, true);
494 if (ret)
Jean-Jacques Hiblot7a41bb42018-01-30 16:01:46 +0100495 return ret;
496
497 /* Program PBIAS voltage*/
498 ret = regulator_set_value(priv->pbias_supply, uV);
499 if (ret && ret != -ENOSYS)
500 return ret;
501 /* Enable PBIAS */
Lokesh Vutlab2691972019-01-11 15:15:52 +0530502 ret = regulator_set_enable_if_allowed(priv->pbias_supply, true);
503 if (ret)
Jean-Jacques Hiblot7a41bb42018-01-30 16:01:46 +0100504 return ret;
505
506 return 0;
Kishon Vijay Abraham I73897ed2018-01-30 16:01:32 +0100507}
Jean-Jacques Hiblot7a41bb42018-01-30 16:01:46 +0100508#endif
Kishon Vijay Abraham I73897ed2018-01-30 16:01:32 +0100509
Jean-Jacques Hiblot7a41bb42018-01-30 16:01:46 +0100510static int omap_hsmmc_set_signal_voltage(struct mmc *mmc)
511{
512 struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
513 struct hsmmc *mmc_base = priv->base_addr;
514 int mv = mmc_voltage_to_mv(mmc->signal_voltage);
515 u32 capa_mask;
516 __maybe_unused u8 palmas_ldo_volt;
517 u32 val;
518
519 if (mv < 0)
520 return -EINVAL;
521
522 if (mmc->signal_voltage == MMC_SIGNAL_VOLTAGE_330) {
Faiz Abbasfc1ad622019-04-05 14:18:46 +0530523 mv = 3300;
524 capa_mask = VS33_3V3SUP;
525 palmas_ldo_volt = LDO_VOLT_3V3;
Jean-Jacques Hiblot7a41bb42018-01-30 16:01:46 +0100526 } else if (mmc->signal_voltage == MMC_SIGNAL_VOLTAGE_180) {
527 capa_mask = VS18_1V8SUP;
528 palmas_ldo_volt = LDO_VOLT_1V8;
529 } else {
530 return -EOPNOTSUPP;
531 }
532
533 val = readl(&mmc_base->capa);
534 if (!(val & capa_mask))
535 return -EOPNOTSUPP;
536
537 priv->signal_voltage = mmc->signal_voltage;
538
539 omap_hsmmc_conf_bus_power(mmc, mmc->signal_voltage);
540
541#if CONFIG_IS_ENABLED(DM_REGULATOR)
542 return omap_hsmmc_set_io_regulator(mmc, mv);
Tom Rini8c6b4372024-07-15 13:35:53 -0600543#elif defined(CONFIG_OMAP54XX) && defined(CONFIG_PALMAS_POWER)
Jean-Jacques Hiblot7a41bb42018-01-30 16:01:46 +0100544 if (mmc_get_blk_desc(mmc)->devnum == 0)
545 vmmc_pbias_config(palmas_ldo_volt);
546 return 0;
547#else
548 return 0;
549#endif
550}
551#endif
552
553static uint32_t omap_hsmmc_set_capabilities(struct mmc *mmc)
Kishon Vijay Abraham I73897ed2018-01-30 16:01:32 +0100554{
555 struct hsmmc *mmc_base;
556 struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
557 u32 val;
558
559 mmc_base = priv->base_addr;
560 val = readl(&mmc_base->capa);
561
562 if (priv->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
Faiz Abbasfc1ad622019-04-05 14:18:46 +0530563 val |= (VS33_3V3SUP | VS18_1V8SUP);
Kishon Vijay Abraham I73897ed2018-01-30 16:01:32 +0100564 } else if (priv->controller_flags & OMAP_HSMMC_NO_1_8_V) {
Faiz Abbasfc1ad622019-04-05 14:18:46 +0530565 val |= VS33_3V3SUP;
Kishon Vijay Abraham I73897ed2018-01-30 16:01:32 +0100566 val &= ~VS18_1V8SUP;
Kishon Vijay Abraham I73897ed2018-01-30 16:01:32 +0100567 } else {
568 val |= VS18_1V8SUP;
Faiz Abbasfc1ad622019-04-05 14:18:46 +0530569 val &= ~VS33_3V3SUP;
Kishon Vijay Abraham I73897ed2018-01-30 16:01:32 +0100570 }
571
572 writel(val, &mmc_base->capa);
Jean-Jacques Hiblot7a41bb42018-01-30 16:01:46 +0100573
574 return val;
Kishon Vijay Abraham I73897ed2018-01-30 16:01:32 +0100575}
Jean-Jacques Hiblotf0f821b2018-01-30 16:01:35 +0100576
Tom Rinidec7ea02024-05-20 13:35:03 -0600577#if CONFIG_IS_ENABLED(MMC_SUPPORTS_TUNING)
Jean-Jacques Hiblotf0f821b2018-01-30 16:01:35 +0100578static void omap_hsmmc_disable_tuning(struct mmc *mmc)
579{
580 struct hsmmc *mmc_base;
581 struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
582 u32 val;
583
584 mmc_base = priv->base_addr;
585 val = readl(&mmc_base->ac12);
586 val &= ~(AC12_SCLK_SEL);
587 writel(val, &mmc_base->ac12);
588
589 val = readl(&mmc_base->dll);
590 val &= ~(DLL_FORCE_VALUE | DLL_SWT);
591 writel(val, &mmc_base->dll);
592}
593
594static void omap_hsmmc_set_dll(struct mmc *mmc, int count)
595{
596 int i;
597 struct hsmmc *mmc_base;
598 struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
599 u32 val;
600
601 mmc_base = priv->base_addr;
602 val = readl(&mmc_base->dll);
603 val |= DLL_FORCE_VALUE;
604 val &= ~(DLL_FORCE_SR_C_MASK << DLL_FORCE_SR_C_SHIFT);
605 val |= (count << DLL_FORCE_SR_C_SHIFT);
606 writel(val, &mmc_base->dll);
607
608 val |= DLL_CALIB;
609 writel(val, &mmc_base->dll);
610 for (i = 0; i < 1000; i++) {
611 if (readl(&mmc_base->dll) & DLL_CALIB)
612 break;
613 }
614 val &= ~DLL_CALIB;
615 writel(val, &mmc_base->dll);
616}
617
618static int omap_hsmmc_execute_tuning(struct udevice *dev, uint opcode)
619{
620 struct omap_hsmmc_data *priv = dev_get_priv(dev);
621 struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
622 struct mmc *mmc = upriv->mmc;
623 struct hsmmc *mmc_base;
624 u32 val;
625 u8 cur_match, prev_match = 0;
626 int ret;
627 u32 phase_delay = 0;
628 u32 start_window = 0, max_window = 0;
629 u32 length = 0, max_len = 0;
Faiz Abbase4d30562019-01-30 18:08:42 +0530630 bool single_point_failure = false;
631 struct udevice *thermal_dev;
632 int temperature;
633 int i;
Jean-Jacques Hiblotf0f821b2018-01-30 16:01:35 +0100634
635 mmc_base = priv->base_addr;
636 val = readl(&mmc_base->capa2);
637
638 /* clock tuning is not needed for upto 52MHz */
639 if (!((mmc->selected_mode == MMC_HS_200) ||
640 (mmc->selected_mode == UHS_SDR104) ||
641 ((mmc->selected_mode == UHS_SDR50) && (val & CAPA2_TSDR50))))
642 return 0;
643
Michal Suchanekac12a2f2022-10-12 21:57:59 +0200644 ret = uclass_first_device_err(UCLASS_THERMAL, &thermal_dev);
Faiz Abbase4d30562019-01-30 18:08:42 +0530645 if (ret) {
646 printf("Couldn't get thermal device for tuning\n");
647 return ret;
648 }
649 ret = thermal_get_temp(thermal_dev, &temperature);
650 if (ret) {
651 printf("Couldn't get temperature for tuning\n");
652 return ret;
653 }
Jean-Jacques Hiblotf0f821b2018-01-30 16:01:35 +0100654 val = readl(&mmc_base->dll);
655 val |= DLL_SWT;
656 writel(val, &mmc_base->dll);
Faiz Abbase4d30562019-01-30 18:08:42 +0530657
658 /*
659 * Stage 1: Search for a maximum pass window ignoring any
660 * any single point failures. If the tuning value ends up
661 * near it, move away from it in stage 2 below
662 */
Jean-Jacques Hiblotf0f821b2018-01-30 16:01:35 +0100663 while (phase_delay <= MAX_PHASE_DELAY) {
664 omap_hsmmc_set_dll(mmc, phase_delay);
665
Marek Vasutdad81fb2024-02-20 09:36:23 +0100666 cur_match = !mmc_send_tuning(mmc, opcode);
Jean-Jacques Hiblotf0f821b2018-01-30 16:01:35 +0100667
668 if (cur_match) {
669 if (prev_match) {
670 length++;
Faiz Abbase4d30562019-01-30 18:08:42 +0530671 } else if (single_point_failure) {
672 /* ignore single point failure */
673 length++;
674 single_point_failure = false;
Jean-Jacques Hiblotf0f821b2018-01-30 16:01:35 +0100675 } else {
676 start_window = phase_delay;
677 length = 1;
678 }
Faiz Abbase4d30562019-01-30 18:08:42 +0530679 } else {
680 single_point_failure = prev_match;
Jean-Jacques Hiblotf0f821b2018-01-30 16:01:35 +0100681 }
682
683 if (length > max_len) {
684 max_window = start_window;
685 max_len = length;
686 }
687
688 prev_match = cur_match;
689 phase_delay += 4;
690 }
691
692 if (!max_len) {
693 ret = -EIO;
694 goto tuning_error;
695 }
696
697 val = readl(&mmc_base->ac12);
698 if (!(val & AC12_SCLK_SEL)) {
699 ret = -EIO;
700 goto tuning_error;
701 }
Faiz Abbase4d30562019-01-30 18:08:42 +0530702 /*
703 * Assign tuning value as a ratio of maximum pass window based
704 * on temperature
705 */
706 if (temperature < -20000)
707 phase_delay = min(max_window + 4 * max_len - 24,
708 max_window +
709 DIV_ROUND_UP(13 * max_len, 16) * 4);
710 else if (temperature < 20000)
711 phase_delay = max_window + DIV_ROUND_UP(9 * max_len, 16) * 4;
712 else if (temperature < 40000)
713 phase_delay = max_window + DIV_ROUND_UP(8 * max_len, 16) * 4;
714 else if (temperature < 70000)
715 phase_delay = max_window + DIV_ROUND_UP(7 * max_len, 16) * 4;
716 else if (temperature < 90000)
717 phase_delay = max_window + DIV_ROUND_UP(5 * max_len, 16) * 4;
718 else if (temperature < 120000)
719 phase_delay = max_window + DIV_ROUND_UP(4 * max_len, 16) * 4;
720 else
721 phase_delay = max_window + DIV_ROUND_UP(3 * max_len, 16) * 4;
722
723 /*
724 * Stage 2: Search for a single point failure near the chosen tuning
725 * value in two steps. First in the +3 to +10 range and then in the
726 * +2 to -10 range. If found, move away from it in the appropriate
727 * direction by the appropriate amount depending on the temperature.
728 */
729 for (i = 3; i <= 10; i++) {
730 omap_hsmmc_set_dll(mmc, phase_delay + i);
Marek Vasutdad81fb2024-02-20 09:36:23 +0100731 if (mmc_send_tuning(mmc, opcode)) {
Faiz Abbase4d30562019-01-30 18:08:42 +0530732 if (temperature < 10000)
733 phase_delay += i + 6;
734 else if (temperature < 20000)
735 phase_delay += i - 12;
736 else if (temperature < 70000)
737 phase_delay += i - 8;
738 else if (temperature < 90000)
739 phase_delay += i - 6;
740 else
741 phase_delay += i - 6;
742
743 goto single_failure_found;
744 }
745 }
746
747 for (i = 2; i >= -10; i--) {
748 omap_hsmmc_set_dll(mmc, phase_delay + i);
Marek Vasutdad81fb2024-02-20 09:36:23 +0100749 if (mmc_send_tuning(mmc, opcode)) {
Faiz Abbase4d30562019-01-30 18:08:42 +0530750 if (temperature < 10000)
751 phase_delay += i + 12;
752 else if (temperature < 20000)
753 phase_delay += i + 8;
754 else if (temperature < 70000)
755 phase_delay += i + 8;
756 else if (temperature < 90000)
757 phase_delay += i + 10;
758 else
759 phase_delay += i + 12;
760
761 goto single_failure_found;
762 }
763 }
764
765single_failure_found:
Jean-Jacques Hiblotf0f821b2018-01-30 16:01:35 +0100766
Jean-Jacques Hiblotf0f821b2018-01-30 16:01:35 +0100767 omap_hsmmc_set_dll(mmc, phase_delay);
768
769 mmc_reset_controller_fsm(mmc_base, SYSCTL_SRD);
770 mmc_reset_controller_fsm(mmc_base, SYSCTL_SRC);
771
772 return 0;
773
774tuning_error:
775
776 omap_hsmmc_disable_tuning(mmc);
777 mmc_reset_controller_fsm(mmc_base, SYSCTL_SRD);
778 mmc_reset_controller_fsm(mmc_base, SYSCTL_SRC);
779
780 return ret;
781}
782#endif
Mathieu Othaceheafa6b762025-04-10 11:00:21 +0200783
784static void omap_hsmmc_send_init_stream(struct udevice *dev)
785{
786 struct omap_hsmmc_data *priv = dev_get_priv(dev);
787 struct hsmmc *mmc_base = priv->base_addr;
788
789 mmc_init_stream(mmc_base);
790}
Kishon Vijay Abraham I73897ed2018-01-30 16:01:32 +0100791#endif
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700792
Jean-Jacques Hiblota420d7d2018-01-30 16:01:36 +0100793static void mmc_enable_irq(struct mmc *mmc, struct mmc_cmd *cmd)
794{
795 struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
796 struct hsmmc *mmc_base = priv->base_addr;
797 u32 irq_mask = INT_EN_MASK;
798
799 /*
800 * TODO: Errata i802 indicates only DCRC interrupts can occur during
801 * tuning procedure and DCRC should be disabled. But see occurences
802 * of DEB, CIE, CEB, CCRC interupts during tuning procedure. These
803 * interrupts occur along with BRR, so the data is actually in the
804 * buffer. It has to be debugged why these interrutps occur
805 */
806 if (cmd && mmc_is_tuning_cmd(cmd->cmdidx))
807 irq_mask &= ~(IE_DEB | IE_DCRC | IE_CIE | IE_CEB | IE_CCRC);
808
809 writel(irq_mask, &mmc_base->ie);
810}
811
Pantelis Antoniouc9e75912014-02-26 19:28:45 +0200812static int omap_hsmmc_init_setup(struct mmc *mmc)
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700813{
Jean-Jacques Hiblotd58ef8e2017-03-22 16:00:31 +0100814 struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
Nikita Kiryanov13822862012-12-03 02:19:43 +0000815 struct hsmmc *mmc_base;
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700816 unsigned int reg_val;
817 unsigned int dsor;
Nishanth Menond3bfaac2010-11-19 11:18:12 -0500818 ulong start;
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700819
Jean-Jacques Hiblotd58ef8e2017-03-22 16:00:31 +0100820 mmc_base = priv->base_addr;
Balaji T Kf843d332011-09-08 06:34:57 +0000821 mmc_board_init(mmc);
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700822
823 writel(readl(&mmc_base->sysconfig) | MMC_SOFTRESET,
824 &mmc_base->sysconfig);
Nishanth Menond3bfaac2010-11-19 11:18:12 -0500825 start = get_timer(0);
826 while ((readl(&mmc_base->sysstatus) & RESETDONE) == 0) {
827 if (get_timer(0) - start > MAX_RETRY_MS) {
828 printf("%s: timedout waiting for cc2!\n", __func__);
Jaehoon Chung7825d202016-07-19 16:33:36 +0900829 return -ETIMEDOUT;
Nishanth Menond3bfaac2010-11-19 11:18:12 -0500830 }
831 }
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700832 writel(readl(&mmc_base->sysctl) | SOFTRESETALL, &mmc_base->sysctl);
Nishanth Menond3bfaac2010-11-19 11:18:12 -0500833 start = get_timer(0);
834 while ((readl(&mmc_base->sysctl) & SOFTRESETALL) != 0x0) {
835 if (get_timer(0) - start > MAX_RETRY_MS) {
836 printf("%s: timedout waiting for softresetall!\n",
837 __func__);
Jaehoon Chung7825d202016-07-19 16:33:36 +0900838 return -ETIMEDOUT;
Nishanth Menond3bfaac2010-11-19 11:18:12 -0500839 }
840 }
Jean-Jacques Hiblotcebf0592018-02-23 10:40:18 +0100841#ifdef CONFIG_MMC_OMAP_HS_ADMA
Kishon Vijay Abraham I826be2a2017-09-21 16:51:34 +0200842 reg_val = readl(&mmc_base->hl_hwinfo);
843 if (reg_val & MADMA_EN)
844 priv->controller_flags |= OMAP_HSMMC_USE_ADMA;
845#endif
Kishon Vijay Abraham I73897ed2018-01-30 16:01:32 +0100846
847#if CONFIG_IS_ENABLED(DM_MMC)
Jean-Jacques Hiblot7a41bb42018-01-30 16:01:46 +0100848 reg_val = omap_hsmmc_set_capabilities(mmc);
Faiz Abbasfc1ad622019-04-05 14:18:46 +0530849 omap_hsmmc_conf_bus_power(mmc, (reg_val & VS33_3V3SUP) ?
Jean-Jacques Hiblot7a41bb42018-01-30 16:01:46 +0100850 MMC_SIGNAL_VOLTAGE_330 : MMC_SIGNAL_VOLTAGE_180);
Kishon Vijay Abraham I73897ed2018-01-30 16:01:32 +0100851#else
Pali Rohárb2d1e562020-07-03 22:58:23 +0200852 writel(DTW_1_BITMODE | SDBP_PWROFF | SDVS_3V3, &mmc_base->hctl);
Faiz Abbasfc1ad622019-04-05 14:18:46 +0530853 writel(readl(&mmc_base->capa) | VS33_3V3SUP | VS18_1V8SUP,
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700854 &mmc_base->capa);
Kishon Vijay Abraham I73897ed2018-01-30 16:01:32 +0100855#endif
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700856
857 reg_val = readl(&mmc_base->con) & RESERVED_MASK;
858
859 writel(CTPL_MMC_SD | reg_val | WPP_ACTIVEHIGH | CDP_ACTIVEHIGH |
860 MIT_CTO | DW8_1_4BITMODE | MODE_FUNC | STR_BLOCK |
861 HR_NOHOSTRESP | INIT_NOINIT | NOOPENDRAIN, &mmc_base->con);
862
863 dsor = 240;
864 mmc_reg_out(&mmc_base->sysctl, (ICE_MASK | DTO_MASK | CEN_MASK),
Kishon Vijay Abraham I6e543812017-09-21 16:51:36 +0200865 (ICE_STOP | DTO_15THDTO));
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700866 mmc_reg_out(&mmc_base->sysctl, ICE_MASK | CLKD_MASK,
867 (dsor << CLKD_OFFSET) | ICE_OSCILLATE);
Nishanth Menond3bfaac2010-11-19 11:18:12 -0500868 start = get_timer(0);
869 while ((readl(&mmc_base->sysctl) & ICS_MASK) == ICS_NOTREADY) {
870 if (get_timer(0) - start > MAX_RETRY_MS) {
871 printf("%s: timedout waiting for ics!\n", __func__);
Jaehoon Chung7825d202016-07-19 16:33:36 +0900872 return -ETIMEDOUT;
Nishanth Menond3bfaac2010-11-19 11:18:12 -0500873 }
874 }
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700875 writel(readl(&mmc_base->sysctl) | CEN_ENABLE, &mmc_base->sysctl);
876
877 writel(readl(&mmc_base->hctl) | SDBP_PWRON, &mmc_base->hctl);
878
Jean-Jacques Hiblota420d7d2018-01-30 16:01:36 +0100879 mmc_enable_irq(mmc, NULL);
Jean-Jacques Hiblot20157d42018-01-30 16:01:44 +0100880
881#if !CONFIG_IS_ENABLED(DM_MMC)
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700882 mmc_init_stream(mmc_base);
Jean-Jacques Hiblot20157d42018-01-30 16:01:44 +0100883#endif
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700884
885 return 0;
886}
887
Grazvydas Ignotasddde1882012-03-19 12:12:06 +0000888/*
889 * MMC controller internal finite state machine reset
890 *
891 * Used to reset command or data internal state machines, using respectively
892 * SRC or SRD bit of SYSCTL register
893 */
894static void mmc_reset_controller_fsm(struct hsmmc *mmc_base, u32 bit)
895{
896 ulong start;
897
898 mmc_reg_out(&mmc_base->sysctl, bit, bit);
899
Oleksandr Tyshchenko06640ca2013-08-06 13:44:16 +0300900 /*
901 * CMD(DAT) lines reset procedures are slightly different
902 * for OMAP3 and OMAP4(AM335x,OMAP5,DRA7xx).
903 * According to OMAP3 TRM:
904 * Set SRC(SRD) bit in MMCHS_SYSCTL register to 0x1 and wait until it
905 * returns to 0x0.
906 * According to OMAP4(AM335x,OMAP5,DRA7xx) TRMs, CMD(DATA) lines reset
907 * procedure steps must be as follows:
908 * 1. Initiate CMD(DAT) line reset by writing 0x1 to SRC(SRD) bit in
909 * MMCHS_SYSCTL register (SD_SYSCTL for AM335x).
910 * 2. Poll the SRC(SRD) bit until it is set to 0x1.
911 * 3. Wait until the SRC (SRD) bit returns to 0x0
912 * (reset procedure is completed).
913 */
Tom Rini8c6b4372024-07-15 13:35:53 -0600914#if defined(CONFIG_OMAP54XX) || defined(CONFIG_AM33XX) || defined(CONFIG_AM43XX)
Oleksandr Tyshchenko06640ca2013-08-06 13:44:16 +0300915 if (!(readl(&mmc_base->sysctl) & bit)) {
916 start = get_timer(0);
917 while (!(readl(&mmc_base->sysctl) & bit)) {
Jean-Jacques Hiblot192e4302018-01-30 16:01:37 +0100918 if (get_timer(0) - start > MMC_TIMEOUT_MS)
Oleksandr Tyshchenko06640ca2013-08-06 13:44:16 +0300919 return;
920 }
921 }
922#endif
Grazvydas Ignotasddde1882012-03-19 12:12:06 +0000923 start = get_timer(0);
924 while ((readl(&mmc_base->sysctl) & bit) != 0) {
925 if (get_timer(0) - start > MAX_RETRY_MS) {
926 printf("%s: timedout waiting for sysctl %x to clear\n",
927 __func__, bit);
928 return;
929 }
930 }
931}
Kishon Vijay Abraham I826be2a2017-09-21 16:51:34 +0200932
Jean-Jacques Hiblotcebf0592018-02-23 10:40:18 +0100933#ifdef CONFIG_MMC_OMAP_HS_ADMA
Kishon Vijay Abraham I826be2a2017-09-21 16:51:34 +0200934static void omap_hsmmc_adma_desc(struct mmc *mmc, char *buf, u16 len, bool end)
935{
936 struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
937 struct omap_hsmmc_adma_desc *desc;
938 u8 attr;
939
940 desc = &priv->adma_desc_table[priv->desc_slot];
941
942 attr = ADMA_DESC_ATTR_VALID | ADMA_DESC_TRANSFER_DATA;
943 if (!end)
944 priv->desc_slot++;
945 else
946 attr |= ADMA_DESC_ATTR_END;
947
948 desc->len = len;
949 desc->addr = (u32)buf;
950 desc->reserved = 0;
951 desc->attr = attr;
952}
953
954static void omap_hsmmc_prepare_adma_table(struct mmc *mmc,
955 struct mmc_data *data)
956{
957 uint total_len = data->blocksize * data->blocks;
958 uint desc_count = DIV_ROUND_UP(total_len, ADMA_MAX_LEN);
959 struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
960 int i = desc_count;
961 char *buf;
962
963 priv->desc_slot = 0;
964 priv->adma_desc_table = (struct omap_hsmmc_adma_desc *)
965 memalign(ARCH_DMA_MINALIGN, desc_count *
966 sizeof(struct omap_hsmmc_adma_desc));
967
968 if (data->flags & MMC_DATA_READ)
969 buf = data->dest;
970 else
971 buf = (char *)data->src;
972
973 while (--i) {
974 omap_hsmmc_adma_desc(mmc, buf, ADMA_MAX_LEN, false);
975 buf += ADMA_MAX_LEN;
976 total_len -= ADMA_MAX_LEN;
977 }
978
979 omap_hsmmc_adma_desc(mmc, buf, total_len, true);
980
981 flush_dcache_range((long)priv->adma_desc_table,
982 (long)priv->adma_desc_table +
983 ROUND(desc_count *
984 sizeof(struct omap_hsmmc_adma_desc),
985 ARCH_DMA_MINALIGN));
986}
987
988static void omap_hsmmc_prepare_data(struct mmc *mmc, struct mmc_data *data)
989{
990 struct hsmmc *mmc_base;
991 struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
992 u32 val;
993 char *buf;
994
995 mmc_base = priv->base_addr;
996 omap_hsmmc_prepare_adma_table(mmc, data);
997
998 if (data->flags & MMC_DATA_READ)
999 buf = data->dest;
1000 else
1001 buf = (char *)data->src;
1002
1003 val = readl(&mmc_base->hctl);
1004 val |= DMA_SELECT;
1005 writel(val, &mmc_base->hctl);
1006
1007 val = readl(&mmc_base->con);
1008 val |= DMA_MASTER;
1009 writel(val, &mmc_base->con);
1010
1011 writel((u32)priv->adma_desc_table, &mmc_base->admasal);
1012
1013 flush_dcache_range((u32)buf,
1014 (u32)buf +
1015 ROUND(data->blocksize * data->blocks,
1016 ARCH_DMA_MINALIGN));
1017}
1018
1019static void omap_hsmmc_dma_cleanup(struct mmc *mmc)
1020{
1021 struct hsmmc *mmc_base;
1022 struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
1023 u32 val;
1024
1025 mmc_base = priv->base_addr;
1026
1027 val = readl(&mmc_base->con);
1028 val &= ~DMA_MASTER;
1029 writel(val, &mmc_base->con);
1030
1031 val = readl(&mmc_base->hctl);
1032 val &= ~DMA_SELECT;
1033 writel(val, &mmc_base->hctl);
1034
1035 kfree(priv->adma_desc_table);
1036}
1037#else
1038#define omap_hsmmc_adma_desc
1039#define omap_hsmmc_prepare_adma_table
1040#define omap_hsmmc_prepare_data
1041#define omap_hsmmc_dma_cleanup
1042#endif
1043
Simon Glass5f4bd8c2017-07-04 13:31:19 -06001044#if !CONFIG_IS_ENABLED(DM_MMC)
Pantelis Antoniouc9e75912014-02-26 19:28:45 +02001045static int omap_hsmmc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd,
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -07001046 struct mmc_data *data)
1047{
Jean-Jacques Hiblotd58ef8e2017-03-22 16:00:31 +01001048 struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
Jean-Jacques Hiblot8fc9d3a2017-04-14 19:50:02 +02001049#else
1050static int omap_hsmmc_send_cmd(struct udevice *dev, struct mmc_cmd *cmd,
1051 struct mmc_data *data)
1052{
1053 struct omap_hsmmc_data *priv = dev_get_priv(dev);
Kishon Vijay Abraham I826be2a2017-09-21 16:51:34 +02001054 struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
1055 struct mmc *mmc = upriv->mmc;
1056#endif
Nikita Kiryanov13822862012-12-03 02:19:43 +00001057 struct hsmmc *mmc_base;
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -07001058 unsigned int flags, mmc_stat;
Nishanth Menond3bfaac2010-11-19 11:18:12 -05001059 ulong start;
Jean-Jacques Hiblot7a41bb42018-01-30 16:01:46 +01001060 priv->last_cmd = cmd->cmdidx;
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -07001061
Jean-Jacques Hiblotd58ef8e2017-03-22 16:00:31 +01001062 mmc_base = priv->base_addr;
Kishon Vijay Abraham I316e7ae2017-09-21 16:51:35 +02001063
1064 if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
1065 return 0;
1066
Nishanth Menond3bfaac2010-11-19 11:18:12 -05001067 start = get_timer(0);
Tom Rini32ec3252012-01-30 11:22:25 +00001068 while ((readl(&mmc_base->pstate) & (DATI_MASK | CMDI_MASK)) != 0) {
Nishanth Menond3bfaac2010-11-19 11:18:12 -05001069 if (get_timer(0) - start > MAX_RETRY_MS) {
Tom Rini32ec3252012-01-30 11:22:25 +00001070 printf("%s: timedout waiting on cmd inhibit to clear\n",
1071 __func__);
Jean-Jacques Hiblota1e7a4d2019-07-02 10:53:48 +02001072 mmc_reset_controller_fsm(mmc_base, SYSCTL_SRD);
1073 mmc_reset_controller_fsm(mmc_base, SYSCTL_SRC);
Jaehoon Chung7825d202016-07-19 16:33:36 +09001074 return -ETIMEDOUT;
Nishanth Menond3bfaac2010-11-19 11:18:12 -05001075 }
1076 }
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -07001077 writel(0xFFFFFFFF, &mmc_base->stat);
Jean-Jacques Hiblota1e7a4d2019-07-02 10:53:48 +02001078 if (readl(&mmc_base->stat)) {
1079 mmc_reset_controller_fsm(mmc_base, SYSCTL_SRD);
1080 mmc_reset_controller_fsm(mmc_base, SYSCTL_SRC);
Nishanth Menond3bfaac2010-11-19 11:18:12 -05001081 }
Jean-Jacques Hiblota1e7a4d2019-07-02 10:53:48 +02001082
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -07001083 /*
1084 * CMDREG
1085 * CMDIDX[13:8] : Command index
1086 * DATAPRNT[5] : Data Present Select
1087 * ENCMDIDX[4] : Command Index Check Enable
1088 * ENCMDCRC[3] : Command CRC Check Enable
1089 * RSPTYP[1:0]
1090 * 00 = No Response
1091 * 01 = Length 136
1092 * 10 = Length 48
1093 * 11 = Length 48 Check busy after response
1094 */
1095 /* Delay added before checking the status of frq change
1096 * retry not supported by mmc.c(core file)
1097 */
1098 if (cmd->cmdidx == SD_CMD_APP_SEND_SCR)
1099 udelay(50000); /* wait 50 ms */
1100
1101 if (!(cmd->resp_type & MMC_RSP_PRESENT))
1102 flags = 0;
1103 else if (cmd->resp_type & MMC_RSP_136)
1104 flags = RSP_TYPE_LGHT136 | CICE_NOCHECK;
1105 else if (cmd->resp_type & MMC_RSP_BUSY)
1106 flags = RSP_TYPE_LGHT48B;
1107 else
1108 flags = RSP_TYPE_LGHT48;
1109
1110 /* enable default flags */
1111 flags = flags | (CMD_TYPE_NORMAL | CICE_NOCHECK | CCCE_NOCHECK |
Kishon Vijay Abraham I6e543812017-09-21 16:51:36 +02001112 MSBS_SGLEBLK);
1113 flags &= ~(ACEN_ENABLE | BCE_ENABLE | DE_ENABLE);
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -07001114
1115 if (cmd->resp_type & MMC_RSP_CRC)
1116 flags |= CCCE_CHECK;
1117 if (cmd->resp_type & MMC_RSP_OPCODE)
1118 flags |= CICE_CHECK;
1119
1120 if (data) {
1121 if ((cmd->cmdidx == MMC_CMD_READ_MULTIPLE_BLOCK) ||
1122 (cmd->cmdidx == MMC_CMD_WRITE_MULTIPLE_BLOCK)) {
Kishon Vijay Abraham I316e7ae2017-09-21 16:51:35 +02001123 flags |= (MSBS_MULTIBLK | BCE_ENABLE | ACEN_ENABLE);
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -07001124 data->blocksize = 512;
1125 writel(data->blocksize | (data->blocks << 16),
1126 &mmc_base->blk);
1127 } else
1128 writel(data->blocksize | NBLK_STPCNT, &mmc_base->blk);
1129
1130 if (data->flags & MMC_DATA_READ)
1131 flags |= (DP_DATA | DDIR_READ);
1132 else
1133 flags |= (DP_DATA | DDIR_WRITE);
Kishon Vijay Abraham I826be2a2017-09-21 16:51:34 +02001134
Jean-Jacques Hiblotcebf0592018-02-23 10:40:18 +01001135#ifdef CONFIG_MMC_OMAP_HS_ADMA
Kishon Vijay Abraham I826be2a2017-09-21 16:51:34 +02001136 if ((priv->controller_flags & OMAP_HSMMC_USE_ADMA) &&
1137 !mmc_is_tuning_cmd(cmd->cmdidx)) {
1138 omap_hsmmc_prepare_data(mmc, data);
1139 flags |= DE_ENABLE;
1140 }
1141#endif
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -07001142 }
1143
Jean-Jacques Hiblota420d7d2018-01-30 16:01:36 +01001144 mmc_enable_irq(mmc, cmd);
1145
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -07001146 writel(cmd->cmdarg, &mmc_base->arg);
Lubomir Popov19df4122013-08-14 18:59:18 +03001147 udelay(20); /* To fix "No status update" error on eMMC */
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -07001148 writel((cmd->cmdidx << 24) | flags, &mmc_base->cmd);
1149
Nishanth Menond3bfaac2010-11-19 11:18:12 -05001150 start = get_timer(0);
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -07001151 do {
1152 mmc_stat = readl(&mmc_base->stat);
Kishon Vijay Abraham I826be2a2017-09-21 16:51:34 +02001153 if (get_timer(start) > MAX_RETRY_MS) {
Nishanth Menond3bfaac2010-11-19 11:18:12 -05001154 printf("%s : timeout: No status update\n", __func__);
Jaehoon Chung7825d202016-07-19 16:33:36 +09001155 return -ETIMEDOUT;
Nishanth Menond3bfaac2010-11-19 11:18:12 -05001156 }
1157 } while (!mmc_stat);
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -07001158
Grazvydas Ignotasddde1882012-03-19 12:12:06 +00001159 if ((mmc_stat & IE_CTO) != 0) {
1160 mmc_reset_controller_fsm(mmc_base, SYSCTL_SRC);
Jaehoon Chung7825d202016-07-19 16:33:36 +09001161 return -ETIMEDOUT;
Grazvydas Ignotasddde1882012-03-19 12:12:06 +00001162 } else if ((mmc_stat & ERRI_MASK) != 0)
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -07001163 return -1;
1164
1165 if (mmc_stat & CC_MASK) {
1166 writel(CC_MASK, &mmc_base->stat);
1167 if (cmd->resp_type & MMC_RSP_PRESENT) {
1168 if (cmd->resp_type & MMC_RSP_136) {
1169 /* response type 2 */
1170 cmd->response[3] = readl(&mmc_base->rsp10);
1171 cmd->response[2] = readl(&mmc_base->rsp32);
1172 cmd->response[1] = readl(&mmc_base->rsp54);
1173 cmd->response[0] = readl(&mmc_base->rsp76);
1174 } else
1175 /* response types 1, 1b, 3, 4, 5, 6 */
1176 cmd->response[0] = readl(&mmc_base->rsp10);
1177 }
1178 }
1179
Jean-Jacques Hiblotcebf0592018-02-23 10:40:18 +01001180#ifdef CONFIG_MMC_OMAP_HS_ADMA
Kishon Vijay Abraham I826be2a2017-09-21 16:51:34 +02001181 if ((priv->controller_flags & OMAP_HSMMC_USE_ADMA) && data &&
1182 !mmc_is_tuning_cmd(cmd->cmdidx)) {
1183 u32 sz_mb, timeout;
1184
1185 if (mmc_stat & IE_ADMAE) {
1186 omap_hsmmc_dma_cleanup(mmc);
1187 return -EIO;
1188 }
1189
1190 sz_mb = DIV_ROUND_UP(data->blocksize * data->blocks, 1 << 20);
1191 timeout = sz_mb * DMA_TIMEOUT_PER_MB;
1192 if (timeout < MAX_RETRY_MS)
1193 timeout = MAX_RETRY_MS;
1194
1195 start = get_timer(0);
1196 do {
1197 mmc_stat = readl(&mmc_base->stat);
1198 if (mmc_stat & TC_MASK) {
1199 writel(readl(&mmc_base->stat) | TC_MASK,
1200 &mmc_base->stat);
1201 break;
1202 }
1203 if (get_timer(start) > timeout) {
1204 printf("%s : DMA timeout: No status update\n",
1205 __func__);
1206 return -ETIMEDOUT;
1207 }
1208 } while (1);
1209
1210 omap_hsmmc_dma_cleanup(mmc);
1211 return 0;
1212 }
1213#endif
1214
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -07001215 if (data && (data->flags & MMC_DATA_READ)) {
1216 mmc_read_data(mmc_base, data->dest,
1217 data->blocksize * data->blocks);
1218 } else if (data && (data->flags & MMC_DATA_WRITE)) {
1219 mmc_write_data(mmc_base, data->src,
1220 data->blocksize * data->blocks);
1221 }
1222 return 0;
1223}
1224
Sricharanf72611f2011-11-15 09:49:53 -05001225static int mmc_read_data(struct hsmmc *mmc_base, char *buf, unsigned int size)
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -07001226{
1227 unsigned int *output_buf = (unsigned int *)buf;
1228 unsigned int mmc_stat;
1229 unsigned int count;
1230
1231 /*
1232 * Start Polled Read
1233 */
1234 count = (size > MMCSD_SECTOR_SIZE) ? MMCSD_SECTOR_SIZE : size;
1235 count /= 4;
1236
1237 while (size) {
Nishanth Menond3bfaac2010-11-19 11:18:12 -05001238 ulong start = get_timer(0);
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -07001239 do {
1240 mmc_stat = readl(&mmc_base->stat);
Nishanth Menond3bfaac2010-11-19 11:18:12 -05001241 if (get_timer(0) - start > MAX_RETRY_MS) {
1242 printf("%s: timedout waiting for status!\n",
1243 __func__);
Jaehoon Chung7825d202016-07-19 16:33:36 +09001244 return -ETIMEDOUT;
Nishanth Menond3bfaac2010-11-19 11:18:12 -05001245 }
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -07001246 } while (mmc_stat == 0);
1247
Grazvydas Ignotasddde1882012-03-19 12:12:06 +00001248 if ((mmc_stat & (IE_DTO | IE_DCRC | IE_DEB)) != 0)
1249 mmc_reset_controller_fsm(mmc_base, SYSCTL_SRD);
1250
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -07001251 if ((mmc_stat & ERRI_MASK) != 0)
1252 return 1;
1253
1254 if (mmc_stat & BRR_MASK) {
1255 unsigned int k;
1256
1257 writel(readl(&mmc_base->stat) | BRR_MASK,
1258 &mmc_base->stat);
1259 for (k = 0; k < count; k++) {
1260 *output_buf = readl(&mmc_base->data);
1261 output_buf++;
1262 }
1263 size -= (count*4);
1264 }
1265
1266 if (mmc_stat & BWR_MASK)
1267 writel(readl(&mmc_base->stat) | BWR_MASK,
1268 &mmc_base->stat);
1269
1270 if (mmc_stat & TC_MASK) {
1271 writel(readl(&mmc_base->stat) | TC_MASK,
1272 &mmc_base->stat);
1273 break;
1274 }
1275 }
1276 return 0;
1277}
1278
Jean-Jacques Hiblot98821552018-02-23 10:40:17 +01001279#if CONFIG_IS_ENABLED(MMC_WRITE)
Sricharanf72611f2011-11-15 09:49:53 -05001280static int mmc_write_data(struct hsmmc *mmc_base, const char *buf,
Jean-Jacques Hiblot98821552018-02-23 10:40:17 +01001281 unsigned int size)
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -07001282{
1283 unsigned int *input_buf = (unsigned int *)buf;
1284 unsigned int mmc_stat;
1285 unsigned int count;
1286
1287 /*
Lubomir Popov19df4122013-08-14 18:59:18 +03001288 * Start Polled Write
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -07001289 */
1290 count = (size > MMCSD_SECTOR_SIZE) ? MMCSD_SECTOR_SIZE : size;
1291 count /= 4;
1292
1293 while (size) {
Nishanth Menond3bfaac2010-11-19 11:18:12 -05001294 ulong start = get_timer(0);
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -07001295 do {
1296 mmc_stat = readl(&mmc_base->stat);
Nishanth Menond3bfaac2010-11-19 11:18:12 -05001297 if (get_timer(0) - start > MAX_RETRY_MS) {
1298 printf("%s: timedout waiting for status!\n",
1299 __func__);
Jaehoon Chung7825d202016-07-19 16:33:36 +09001300 return -ETIMEDOUT;
Nishanth Menond3bfaac2010-11-19 11:18:12 -05001301 }
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -07001302 } while (mmc_stat == 0);
1303
Grazvydas Ignotasddde1882012-03-19 12:12:06 +00001304 if ((mmc_stat & (IE_DTO | IE_DCRC | IE_DEB)) != 0)
1305 mmc_reset_controller_fsm(mmc_base, SYSCTL_SRD);
1306
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -07001307 if ((mmc_stat & ERRI_MASK) != 0)
1308 return 1;
1309
1310 if (mmc_stat & BWR_MASK) {
1311 unsigned int k;
1312
1313 writel(readl(&mmc_base->stat) | BWR_MASK,
1314 &mmc_base->stat);
1315 for (k = 0; k < count; k++) {
1316 writel(*input_buf, &mmc_base->data);
1317 input_buf++;
1318 }
1319 size -= (count*4);
1320 }
1321
1322 if (mmc_stat & BRR_MASK)
1323 writel(readl(&mmc_base->stat) | BRR_MASK,
1324 &mmc_base->stat);
1325
1326 if (mmc_stat & TC_MASK) {
1327 writel(readl(&mmc_base->stat) | TC_MASK,
1328 &mmc_base->stat);
1329 break;
1330 }
1331 }
1332 return 0;
1333}
Jean-Jacques Hiblot98821552018-02-23 10:40:17 +01001334#else
1335static int mmc_write_data(struct hsmmc *mmc_base, const char *buf,
1336 unsigned int size)
1337{
1338 return -ENOTSUPP;
1339}
1340#endif
Jean-Jacques Hiblot7fe2f192018-01-30 16:01:30 +01001341static void omap_hsmmc_stop_clock(struct hsmmc *mmc_base)
1342{
1343 writel(readl(&mmc_base->sysctl) & ~CEN_ENABLE, &mmc_base->sysctl);
1344}
1345
1346static void omap_hsmmc_start_clock(struct hsmmc *mmc_base)
1347{
1348 writel(readl(&mmc_base->sysctl) | CEN_ENABLE, &mmc_base->sysctl);
1349}
1350
1351static void omap_hsmmc_set_clock(struct mmc *mmc)
1352{
1353 struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
1354 struct hsmmc *mmc_base;
1355 unsigned int dsor = 0;
1356 ulong start;
1357
1358 mmc_base = priv->base_addr;
1359 omap_hsmmc_stop_clock(mmc_base);
1360
1361 /* TODO: Is setting DTO required here? */
1362 mmc_reg_out(&mmc_base->sysctl, (ICE_MASK | DTO_MASK),
1363 (ICE_STOP | DTO_15THDTO));
1364
1365 if (mmc->clock != 0) {
1366 dsor = DIV_ROUND_UP(MMC_CLOCK_REFERENCE * 1000000, mmc->clock);
1367 if (dsor > CLKD_MAX)
1368 dsor = CLKD_MAX;
1369 } else {
1370 dsor = CLKD_MAX;
1371 }
1372
1373 mmc_reg_out(&mmc_base->sysctl, ICE_MASK | CLKD_MASK,
1374 (dsor << CLKD_OFFSET) | ICE_OSCILLATE);
1375
1376 start = get_timer(0);
1377 while ((readl(&mmc_base->sysctl) & ICS_MASK) == ICS_NOTREADY) {
1378 if (get_timer(0) - start > MAX_RETRY_MS) {
1379 printf("%s: timedout waiting for ics!\n", __func__);
1380 return;
1381 }
1382 }
1383
Jean-Jacques Hiblot6ce31e42018-01-30 16:01:43 +01001384 priv->clock = MMC_CLOCK_REFERENCE * 1000000 / dsor;
1385 mmc->clock = priv->clock;
Jean-Jacques Hiblot7fe2f192018-01-30 16:01:30 +01001386 omap_hsmmc_start_clock(mmc_base);
1387}
1388
Kishon Vijay Abraham I2e18c9b2018-01-30 16:01:31 +01001389static void omap_hsmmc_set_bus_width(struct mmc *mmc)
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -07001390{
Jean-Jacques Hiblotd58ef8e2017-03-22 16:00:31 +01001391 struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
Nikita Kiryanov13822862012-12-03 02:19:43 +00001392 struct hsmmc *mmc_base;
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -07001393
Jean-Jacques Hiblotd58ef8e2017-03-22 16:00:31 +01001394 mmc_base = priv->base_addr;
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -07001395 /* configue bus width */
1396 switch (mmc->bus_width) {
1397 case 8:
1398 writel(readl(&mmc_base->con) | DTW_8_BITMODE,
1399 &mmc_base->con);
1400 break;
1401
1402 case 4:
1403 writel(readl(&mmc_base->con) & ~DTW_8_BITMODE,
1404 &mmc_base->con);
1405 writel(readl(&mmc_base->hctl) | DTW_4_BITMODE,
1406 &mmc_base->hctl);
1407 break;
1408
1409 case 1:
1410 default:
1411 writel(readl(&mmc_base->con) & ~DTW_8_BITMODE,
1412 &mmc_base->con);
1413 writel(readl(&mmc_base->hctl) & ~DTW_4_BITMODE,
1414 &mmc_base->hctl);
1415 break;
1416 }
1417
Kishon Vijay Abraham I2e18c9b2018-01-30 16:01:31 +01001418 priv->bus_width = mmc->bus_width;
1419}
1420
1421#if !CONFIG_IS_ENABLED(DM_MMC)
1422static int omap_hsmmc_set_ios(struct mmc *mmc)
1423{
1424 struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
1425#else
1426static int omap_hsmmc_set_ios(struct udevice *dev)
1427{
1428 struct omap_hsmmc_data *priv = dev_get_priv(dev);
1429 struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
1430 struct mmc *mmc = upriv->mmc;
1431#endif
Kishon Vijay Abraham Ie1f25c02018-01-30 16:01:45 +01001432 struct hsmmc *mmc_base = priv->base_addr;
Jean-Jacques Hiblot7a41bb42018-01-30 16:01:46 +01001433 int ret = 0;
Kishon Vijay Abraham I2e18c9b2018-01-30 16:01:31 +01001434
1435 if (priv->bus_width != mmc->bus_width)
1436 omap_hsmmc_set_bus_width(mmc);
1437
Jean-Jacques Hiblot7fe2f192018-01-30 16:01:30 +01001438 if (priv->clock != mmc->clock)
1439 omap_hsmmc_set_clock(mmc);
Jaehoon Chungb6cd1d32016-12-30 15:30:16 +09001440
Kishon Vijay Abraham Ie1f25c02018-01-30 16:01:45 +01001441 if (mmc->clk_disable)
1442 omap_hsmmc_stop_clock(mmc_base);
1443 else
1444 omap_hsmmc_start_clock(mmc_base);
1445
Jean-Jacques Hiblotcf38d4e2018-01-30 16:01:33 +01001446#if CONFIG_IS_ENABLED(DM_MMC)
1447 if (priv->mode != mmc->selected_mode)
1448 omap_hsmmc_set_timing(mmc);
Jean-Jacques Hiblot7a41bb42018-01-30 16:01:46 +01001449
1450#if CONFIG_IS_ENABLED(MMC_IO_VOLTAGE)
1451 if (priv->signal_voltage != mmc->signal_voltage)
1452 ret = omap_hsmmc_set_signal_voltage(mmc);
Jean-Jacques Hiblotcf38d4e2018-01-30 16:01:33 +01001453#endif
Jean-Jacques Hiblot7a41bb42018-01-30 16:01:46 +01001454#endif
1455 return ret;
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -07001456}
1457
Pantelis Antoniouc9e75912014-02-26 19:28:45 +02001458#ifdef OMAP_HSMMC_USE_GPIO
Simon Glass5f4bd8c2017-07-04 13:31:19 -06001459#if CONFIG_IS_ENABLED(DM_MMC)
Jean-Jacques Hiblot8fc9d3a2017-04-14 19:50:02 +02001460static int omap_hsmmc_getcd(struct udevice *dev)
Pantelis Antoniouc9e75912014-02-26 19:28:45 +02001461{
Adam Ford6122af42018-08-21 07:16:56 -05001462 int value = -1;
1463#if CONFIG_IS_ENABLED(DM_GPIO)
Adam Fordac740ff2018-09-08 08:16:23 -05001464 struct omap_hsmmc_data *priv = dev_get_priv(dev);
Mugunthan V Nd97631a2015-09-28 12:56:30 +05301465 value = dm_gpio_get_value(&priv->cd_gpio);
Adam Ford6122af42018-08-21 07:16:56 -05001466#endif
Mugunthan V Nd97631a2015-09-28 12:56:30 +05301467 /* if no CD return as 1 */
1468 if (value < 0)
1469 return 1;
1470
Mugunthan V Nd97631a2015-09-28 12:56:30 +05301471 return value;
1472}
1473
Jean-Jacques Hiblot8fc9d3a2017-04-14 19:50:02 +02001474static int omap_hsmmc_getwp(struct udevice *dev)
Mugunthan V Nd97631a2015-09-28 12:56:30 +05301475{
Adam Ford6122af42018-08-21 07:16:56 -05001476 int value = 0;
1477#if CONFIG_IS_ENABLED(DM_GPIO)
Jean-Jacques Hiblot8fc9d3a2017-04-14 19:50:02 +02001478 struct omap_hsmmc_data *priv = dev_get_priv(dev);
Mugunthan V Nd97631a2015-09-28 12:56:30 +05301479 value = dm_gpio_get_value(&priv->wp_gpio);
Adam Ford6122af42018-08-21 07:16:56 -05001480#endif
Mugunthan V Nd97631a2015-09-28 12:56:30 +05301481 /* if no WP return as 0 */
1482 if (value < 0)
1483 return 0;
1484 return value;
1485}
1486#else
1487static int omap_hsmmc_getcd(struct mmc *mmc)
1488{
Jean-Jacques Hiblotd58ef8e2017-03-22 16:00:31 +01001489 struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
Pantelis Antoniouc9e75912014-02-26 19:28:45 +02001490 int cd_gpio;
1491
1492 /* if no CD return as 1 */
Jean-Jacques Hiblotd58ef8e2017-03-22 16:00:31 +01001493 cd_gpio = priv->cd_gpio;
Pantelis Antoniouc9e75912014-02-26 19:28:45 +02001494 if (cd_gpio < 0)
1495 return 1;
1496
Igor Grinberg2f4e0952014-11-03 11:32:23 +02001497 /* NOTE: assumes card detect signal is active-low */
1498 return !gpio_get_value(cd_gpio);
Pantelis Antoniouc9e75912014-02-26 19:28:45 +02001499}
1500
1501static int omap_hsmmc_getwp(struct mmc *mmc)
1502{
Jean-Jacques Hiblotd58ef8e2017-03-22 16:00:31 +01001503 struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
Pantelis Antoniouc9e75912014-02-26 19:28:45 +02001504 int wp_gpio;
1505
1506 /* if no WP return as 0 */
Jean-Jacques Hiblotd58ef8e2017-03-22 16:00:31 +01001507 wp_gpio = priv->wp_gpio;
Pantelis Antoniouc9e75912014-02-26 19:28:45 +02001508 if (wp_gpio < 0)
1509 return 0;
1510
Igor Grinberg2f4e0952014-11-03 11:32:23 +02001511 /* NOTE: assumes write protect signal is active-high */
Pantelis Antoniouc9e75912014-02-26 19:28:45 +02001512 return gpio_get_value(wp_gpio);
1513}
1514#endif
Mugunthan V Nd97631a2015-09-28 12:56:30 +05301515#endif
Pantelis Antoniouc9e75912014-02-26 19:28:45 +02001516
Simon Glass5f4bd8c2017-07-04 13:31:19 -06001517#if CONFIG_IS_ENABLED(DM_MMC)
Jean-Jacques Hiblot8fc9d3a2017-04-14 19:50:02 +02001518static const struct dm_mmc_ops omap_hsmmc_ops = {
1519 .send_cmd = omap_hsmmc_send_cmd,
1520 .set_ios = omap_hsmmc_set_ios,
1521#ifdef OMAP_HSMMC_USE_GPIO
1522 .get_cd = omap_hsmmc_getcd,
1523 .get_wp = omap_hsmmc_getwp,
1524#endif
Tom Rinidec7ea02024-05-20 13:35:03 -06001525#if CONFIG_IS_ENABLED(MMC_SUPPORTS_TUNING)
Mathieu Othaceheafa6b762025-04-10 11:00:21 +02001526 .execute_tuning = omap_hsmmc_execute_tuning,
Jean-Jacques Hiblotf0f821b2018-01-30 16:01:35 +01001527#endif
Mathieu Othaceheafa6b762025-04-10 11:00:21 +02001528 .send_init_stream = omap_hsmmc_send_init_stream,
1529 .wait_dat0 = omap_hsmmc_wait_dat0,
Jean-Jacques Hiblot8fc9d3a2017-04-14 19:50:02 +02001530};
1531#else
Pantelis Antoniouc9e75912014-02-26 19:28:45 +02001532static const struct mmc_ops omap_hsmmc_ops = {
1533 .send_cmd = omap_hsmmc_send_cmd,
1534 .set_ios = omap_hsmmc_set_ios,
1535 .init = omap_hsmmc_init_setup,
1536#ifdef OMAP_HSMMC_USE_GPIO
1537 .getcd = omap_hsmmc_getcd,
1538 .getwp = omap_hsmmc_getwp,
1539#endif
1540};
Jean-Jacques Hiblot8fc9d3a2017-04-14 19:50:02 +02001541#endif
Pantelis Antoniouc9e75912014-02-26 19:28:45 +02001542
Simon Glass5f4bd8c2017-07-04 13:31:19 -06001543#if !CONFIG_IS_ENABLED(DM_MMC)
Nikita Kiryanov4be9dbc2012-12-03 02:19:47 +00001544int omap_mmc_init(int dev_index, uint host_caps_mask, uint f_max, int cd_gpio,
1545 int wp_gpio)
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -07001546{
Pantelis Antoniou2c850462014-03-11 19:34:20 +02001547 struct mmc *mmc;
Jean-Jacques Hiblotd58ef8e2017-03-22 16:00:31 +01001548 struct omap_hsmmc_data *priv;
Pantelis Antoniou2c850462014-03-11 19:34:20 +02001549 struct mmc_config *cfg;
1550 uint host_caps_val;
1551
Alex Kiernan4b9cb772018-02-09 15:24:38 +00001552 priv = calloc(1, sizeof(*priv));
Jean-Jacques Hiblotd58ef8e2017-03-22 16:00:31 +01001553 if (priv == NULL)
Pantelis Antoniou2c850462014-03-11 19:34:20 +02001554 return -1;
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -07001555
Rob Herring5fd3edd2015-03-23 17:56:59 -05001556 host_caps_val = MMC_MODE_4BIT | MMC_MODE_HS_52MHz | MMC_MODE_HS;
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -07001557
1558 switch (dev_index) {
1559 case 0:
Jean-Jacques Hiblotd58ef8e2017-03-22 16:00:31 +01001560 priv->base_addr = (struct hsmmc *)OMAP_HSMMC1_BASE;
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -07001561 break;
Tom Rinifd6e2942011-10-12 06:20:50 +00001562#ifdef OMAP_HSMMC2_BASE
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -07001563 case 1:
Jean-Jacques Hiblotd58ef8e2017-03-22 16:00:31 +01001564 priv->base_addr = (struct hsmmc *)OMAP_HSMMC2_BASE;
Tom Rini8c6b4372024-07-15 13:35:53 -06001565#if (defined(CONFIG_OMAP54XX) || \
Nishanth Menon813fe9d2016-11-29 15:22:00 +05301566 defined(CONFIG_DRA7XX) || defined(CONFIG_AM33XX) || \
Tom Rini84c0f692021-09-12 20:32:32 -04001567 defined(CONFIG_AM43XX) || defined(CONFIG_ARCH_KEYSTONE)) && \
Roger Quadros44157de2015-09-19 16:26:53 +05301568 defined(CONFIG_HSMMC2_8BIT)
Lubomir Popov19df4122013-08-14 18:59:18 +03001569 /* Enable 8-bit interface for eMMC on OMAP4/5 or DRA7XX */
1570 host_caps_val |= MMC_MODE_8BIT;
1571#endif
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -07001572 break;
Tom Rinifd6e2942011-10-12 06:20:50 +00001573#endif
1574#ifdef OMAP_HSMMC3_BASE
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -07001575 case 2:
Jean-Jacques Hiblotd58ef8e2017-03-22 16:00:31 +01001576 priv->base_addr = (struct hsmmc *)OMAP_HSMMC3_BASE;
Nishanth Menon813fe9d2016-11-29 15:22:00 +05301577#if defined(CONFIG_DRA7XX) && defined(CONFIG_HSMMC3_8BIT)
Lubomir Popov19df4122013-08-14 18:59:18 +03001578 /* Enable 8-bit interface for eMMC on DRA7XX */
1579 host_caps_val |= MMC_MODE_8BIT;
1580#endif
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -07001581 break;
Tom Rinifd6e2942011-10-12 06:20:50 +00001582#endif
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -07001583 default:
Jean-Jacques Hiblotd58ef8e2017-03-22 16:00:31 +01001584 priv->base_addr = (struct hsmmc *)OMAP_HSMMC1_BASE;
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -07001585 return 1;
1586 }
Pantelis Antoniouc9e75912014-02-26 19:28:45 +02001587#ifdef OMAP_HSMMC_USE_GPIO
1588 /* on error gpio values are set to -1, which is what we want */
Jean-Jacques Hiblotd58ef8e2017-03-22 16:00:31 +01001589 priv->cd_gpio = omap_mmc_setup_gpio_in(cd_gpio, "mmc_cd");
1590 priv->wp_gpio = omap_mmc_setup_gpio_in(wp_gpio, "mmc_wp");
Pantelis Antoniouc9e75912014-02-26 19:28:45 +02001591#endif
Peter Korsgaard47c6b2a2013-03-21 04:00:04 +00001592
Jean-Jacques Hiblotd58ef8e2017-03-22 16:00:31 +01001593 cfg = &priv->cfg;
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -07001594
Pantelis Antoniou2c850462014-03-11 19:34:20 +02001595 cfg->name = "OMAP SD/MMC";
1596 cfg->ops = &omap_hsmmc_ops;
1597
1598 cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195;
1599 cfg->host_caps = host_caps_val & ~host_caps_mask;
1600
1601 cfg->f_min = 400000;
Jonathan Solnita9b05562012-02-24 11:30:18 +00001602
1603 if (f_max != 0)
Pantelis Antoniou2c850462014-03-11 19:34:20 +02001604 cfg->f_max = f_max;
Jonathan Solnita9b05562012-02-24 11:30:18 +00001605 else {
Pantelis Antoniou2c850462014-03-11 19:34:20 +02001606 if (cfg->host_caps & MMC_MODE_HS) {
1607 if (cfg->host_caps & MMC_MODE_HS_52MHz)
1608 cfg->f_max = 52000000;
Jonathan Solnita9b05562012-02-24 11:30:18 +00001609 else
Pantelis Antoniou2c850462014-03-11 19:34:20 +02001610 cfg->f_max = 26000000;
Jonathan Solnita9b05562012-02-24 11:30:18 +00001611 } else
Pantelis Antoniou2c850462014-03-11 19:34:20 +02001612 cfg->f_max = 20000000;
Jonathan Solnita9b05562012-02-24 11:30:18 +00001613 }
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -07001614
Pantelis Antoniou2c850462014-03-11 19:34:20 +02001615 cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
John Rigbyf2f43662011-04-18 05:50:08 +00001616
John Rigby91fcc4b2011-04-19 05:48:14 +00001617#if defined(CONFIG_OMAP34XX)
1618 /*
1619 * Silicon revs 2.1 and older do not support multiblock transfers.
1620 */
1621 if ((get_cpu_family() == CPU_OMAP34XX) && (get_cpu_rev() <= CPU_3XX_ES21))
Pantelis Antoniou2c850462014-03-11 19:34:20 +02001622 cfg->b_max = 1;
John Rigby91fcc4b2011-04-19 05:48:14 +00001623#endif
Kishon Vijay Abraham I8c2efe92018-01-30 16:01:41 +01001624
Jean-Jacques Hiblotd58ef8e2017-03-22 16:00:31 +01001625 mmc = mmc_create(cfg, priv);
Pantelis Antoniou2c850462014-03-11 19:34:20 +02001626 if (mmc == NULL)
1627 return -1;
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -07001628
1629 return 0;
1630}
Mugunthan V Nd97631a2015-09-28 12:56:30 +05301631#else
Kishon Vijay Abraham Ie7da6ac2018-01-30 16:01:40 +01001632
1633#ifdef CONFIG_IODELAY_RECALIBRATION
1634static struct pad_conf_entry *
1635omap_hsmmc_get_pad_conf_entry(const fdt32_t *pinctrl, int count)
1636{
1637 int index = 0;
1638 struct pad_conf_entry *padconf;
1639
1640 padconf = (struct pad_conf_entry *)malloc(sizeof(*padconf) * count);
1641 if (!padconf) {
1642 debug("failed to allocate memory\n");
1643 return 0;
1644 }
1645
1646 while (index < count) {
1647 padconf[index].offset = fdt32_to_cpu(pinctrl[2 * index]);
1648 padconf[index].val = fdt32_to_cpu(pinctrl[2 * index + 1]);
1649 index++;
1650 }
1651
1652 return padconf;
1653}
1654
1655static struct iodelay_cfg_entry *
1656omap_hsmmc_get_iodelay_cfg_entry(const fdt32_t *pinctrl, int count)
1657{
1658 int index = 0;
1659 struct iodelay_cfg_entry *iodelay;
1660
1661 iodelay = (struct iodelay_cfg_entry *)malloc(sizeof(*iodelay) * count);
1662 if (!iodelay) {
1663 debug("failed to allocate memory\n");
1664 return 0;
1665 }
1666
1667 while (index < count) {
1668 iodelay[index].offset = fdt32_to_cpu(pinctrl[3 * index]);
1669 iodelay[index].a_delay = fdt32_to_cpu(pinctrl[3 * index + 1]);
1670 iodelay[index].g_delay = fdt32_to_cpu(pinctrl[3 * index + 2]);
1671 index++;
1672 }
1673
1674 return iodelay;
1675}
1676
1677static const fdt32_t *omap_hsmmc_get_pinctrl_entry(u32 phandle,
1678 const char *name, int *len)
1679{
1680 const void *fdt = gd->fdt_blob;
1681 int offset;
1682 const fdt32_t *pinctrl;
1683
1684 offset = fdt_node_offset_by_phandle(fdt, phandle);
1685 if (offset < 0) {
1686 debug("failed to get pinctrl node %s.\n",
1687 fdt_strerror(offset));
1688 return 0;
1689 }
1690
1691 pinctrl = fdt_getprop(fdt, offset, name, len);
1692 if (!pinctrl) {
1693 debug("failed to get property %s\n", name);
1694 return 0;
1695 }
1696
1697 return pinctrl;
1698}
1699
1700static uint32_t omap_hsmmc_get_pad_conf_phandle(struct mmc *mmc,
1701 char *prop_name)
1702{
1703 const void *fdt = gd->fdt_blob;
1704 const __be32 *phandle;
1705 int node = dev_of_offset(mmc->dev);
1706
1707 phandle = fdt_getprop(fdt, node, prop_name, NULL);
1708 if (!phandle) {
1709 debug("failed to get property %s\n", prop_name);
1710 return 0;
1711 }
1712
1713 return fdt32_to_cpu(*phandle);
1714}
1715
1716static uint32_t omap_hsmmc_get_iodelay_phandle(struct mmc *mmc,
1717 char *prop_name)
1718{
1719 const void *fdt = gd->fdt_blob;
1720 const __be32 *phandle;
1721 int len;
1722 int count;
1723 int node = dev_of_offset(mmc->dev);
1724
1725 phandle = fdt_getprop(fdt, node, prop_name, &len);
1726 if (!phandle) {
1727 debug("failed to get property %s\n", prop_name);
1728 return 0;
1729 }
1730
1731 /* No manual mode iodelay values if count < 2 */
1732 count = len / sizeof(*phandle);
1733 if (count < 2)
1734 return 0;
1735
1736 return fdt32_to_cpu(*(phandle + 1));
1737}
1738
1739static struct pad_conf_entry *
1740omap_hsmmc_get_pad_conf(struct mmc *mmc, char *prop_name, int *npads)
1741{
1742 int len;
1743 int count;
1744 struct pad_conf_entry *padconf;
1745 u32 phandle;
1746 const fdt32_t *pinctrl;
1747
1748 phandle = omap_hsmmc_get_pad_conf_phandle(mmc, prop_name);
1749 if (!phandle)
1750 return ERR_PTR(-EINVAL);
1751
1752 pinctrl = omap_hsmmc_get_pinctrl_entry(phandle, "pinctrl-single,pins",
1753 &len);
1754 if (!pinctrl)
1755 return ERR_PTR(-EINVAL);
1756
1757 count = (len / sizeof(*pinctrl)) / 2;
1758 padconf = omap_hsmmc_get_pad_conf_entry(pinctrl, count);
1759 if (!padconf)
1760 return ERR_PTR(-EINVAL);
1761
1762 *npads = count;
1763
1764 return padconf;
1765}
1766
1767static struct iodelay_cfg_entry *
1768omap_hsmmc_get_iodelay(struct mmc *mmc, char *prop_name, int *niodelay)
1769{
1770 int len;
1771 int count;
1772 struct iodelay_cfg_entry *iodelay;
1773 u32 phandle;
1774 const fdt32_t *pinctrl;
1775
1776 phandle = omap_hsmmc_get_iodelay_phandle(mmc, prop_name);
1777 /* Not all modes have manual mode iodelay values. So its not fatal */
1778 if (!phandle)
1779 return 0;
1780
1781 pinctrl = omap_hsmmc_get_pinctrl_entry(phandle, "pinctrl-pin-array",
1782 &len);
1783 if (!pinctrl)
1784 return ERR_PTR(-EINVAL);
1785
1786 count = (len / sizeof(*pinctrl)) / 3;
1787 iodelay = omap_hsmmc_get_iodelay_cfg_entry(pinctrl, count);
1788 if (!iodelay)
1789 return ERR_PTR(-EINVAL);
1790
1791 *niodelay = count;
1792
1793 return iodelay;
1794}
1795
1796static struct omap_hsmmc_pinctrl_state *
1797omap_hsmmc_get_pinctrl_by_mode(struct mmc *mmc, char *mode)
1798{
1799 int index;
1800 int npads = 0;
1801 int niodelays = 0;
1802 const void *fdt = gd->fdt_blob;
1803 int node = dev_of_offset(mmc->dev);
1804 char prop_name[11];
1805 struct omap_hsmmc_pinctrl_state *pinctrl_state;
1806
1807 pinctrl_state = (struct omap_hsmmc_pinctrl_state *)
1808 malloc(sizeof(*pinctrl_state));
1809 if (!pinctrl_state) {
1810 debug("failed to allocate memory\n");
1811 return 0;
1812 }
1813
1814 index = fdt_stringlist_search(fdt, node, "pinctrl-names", mode);
1815 if (index < 0) {
1816 debug("fail to find %s mode %s\n", mode, fdt_strerror(index));
1817 goto err_pinctrl_state;
1818 }
1819
1820 sprintf(prop_name, "pinctrl-%d", index);
1821
1822 pinctrl_state->padconf = omap_hsmmc_get_pad_conf(mmc, prop_name,
1823 &npads);
1824 if (IS_ERR(pinctrl_state->padconf))
1825 goto err_pinctrl_state;
1826 pinctrl_state->npads = npads;
1827
1828 pinctrl_state->iodelay = omap_hsmmc_get_iodelay(mmc, prop_name,
1829 &niodelays);
1830 if (IS_ERR(pinctrl_state->iodelay))
1831 goto err_padconf;
1832 pinctrl_state->niodelays = niodelays;
1833
1834 return pinctrl_state;
1835
1836err_padconf:
1837 kfree(pinctrl_state->padconf);
1838
1839err_pinctrl_state:
1840 kfree(pinctrl_state);
1841 return 0;
1842}
1843
Jean-Jacques Hiblotdae1ad42018-01-30 16:01:42 +01001844#define OMAP_HSMMC_SETUP_PINCTRL(capmask, mode, optional) \
Kishon Vijay Abraham I8c2efe92018-01-30 16:01:41 +01001845 do { \
1846 struct omap_hsmmc_pinctrl_state *s = NULL; \
1847 char str[20]; \
1848 if (!(cfg->host_caps & capmask)) \
1849 break; \
1850 \
1851 if (priv->hw_rev) { \
1852 sprintf(str, "%s-%s", #mode, priv->hw_rev); \
1853 s = omap_hsmmc_get_pinctrl_by_mode(mmc, str); \
1854 } \
1855 \
1856 if (!s) \
1857 s = omap_hsmmc_get_pinctrl_by_mode(mmc, #mode); \
1858 \
Jean-Jacques Hiblotdae1ad42018-01-30 16:01:42 +01001859 if (!s && !optional) { \
Kishon Vijay Abraham I8c2efe92018-01-30 16:01:41 +01001860 debug("%s: no pinctrl for %s\n", \
1861 mmc->dev->name, #mode); \
1862 cfg->host_caps &= ~(capmask); \
1863 } else { \
1864 priv->mode##_pinctrl_state = s; \
1865 } \
Kishon Vijay Abraham Ie7da6ac2018-01-30 16:01:40 +01001866 } while (0)
1867
1868static int omap_hsmmc_get_pinctrl_state(struct mmc *mmc)
1869{
1870 struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
1871 struct mmc_config *cfg = omap_hsmmc_get_cfg(mmc);
1872 struct omap_hsmmc_pinctrl_state *default_pinctrl;
1873
1874 if (!(priv->controller_flags & OMAP_HSMMC_REQUIRE_IODELAY))
1875 return 0;
1876
1877 default_pinctrl = omap_hsmmc_get_pinctrl_by_mode(mmc, "default");
1878 if (!default_pinctrl) {
1879 printf("no pinctrl state for default mode\n");
1880 return -EINVAL;
1881 }
1882
1883 priv->default_pinctrl_state = default_pinctrl;
1884
Jean-Jacques Hiblotdae1ad42018-01-30 16:01:42 +01001885 OMAP_HSMMC_SETUP_PINCTRL(MMC_CAP(UHS_SDR104), sdr104, false);
1886 OMAP_HSMMC_SETUP_PINCTRL(MMC_CAP(UHS_SDR50), sdr50, false);
1887 OMAP_HSMMC_SETUP_PINCTRL(MMC_CAP(UHS_DDR50), ddr50, false);
1888 OMAP_HSMMC_SETUP_PINCTRL(MMC_CAP(UHS_SDR25), sdr25, false);
1889 OMAP_HSMMC_SETUP_PINCTRL(MMC_CAP(UHS_SDR12), sdr12, false);
Kishon Vijay Abraham Ie7da6ac2018-01-30 16:01:40 +01001890
Jean-Jacques Hiblotdae1ad42018-01-30 16:01:42 +01001891 OMAP_HSMMC_SETUP_PINCTRL(MMC_CAP(MMC_HS_200), hs200_1_8v, false);
1892 OMAP_HSMMC_SETUP_PINCTRL(MMC_CAP(MMC_DDR_52), ddr_1_8v, false);
1893 OMAP_HSMMC_SETUP_PINCTRL(MMC_MODE_HS, hs, true);
Kishon Vijay Abraham Ie7da6ac2018-01-30 16:01:40 +01001894
1895 return 0;
1896}
1897#endif
1898
Simon Glass3580f6d2021-08-07 07:24:03 -06001899#if CONFIG_IS_ENABLED(OF_REAL)
Kishon Vijay Abraham I8c2efe92018-01-30 16:01:41 +01001900#ifdef CONFIG_OMAP54XX
1901__weak const struct mmc_platform_fixups *platform_fixups_mmc(uint32_t addr)
1902{
1903 return NULL;
1904}
1905#endif
1906
Simon Glassaad29ae2020-12-03 16:55:21 -07001907static int omap_hsmmc_of_to_plat(struct udevice *dev)
Mugunthan V Nd97631a2015-09-28 12:56:30 +05301908{
Simon Glassfa20e932020-12-03 16:55:20 -07001909 struct omap_hsmmc_plat *plat = dev_get_plat(dev);
Kishon Vijay Abraham Ie7da6ac2018-01-30 16:01:40 +01001910 struct omap_mmc_of_data *of_data = (void *)dev_get_driver_data(dev);
1911
Jean-Jacques Hiblotae51a662017-03-22 16:00:33 +01001912 struct mmc_config *cfg = &plat->cfg;
Kishon Vijay Abraham I8c2efe92018-01-30 16:01:41 +01001913#ifdef CONFIG_OMAP54XX
1914 const struct mmc_platform_fixups *fixups;
1915#endif
Mugunthan V Nd97631a2015-09-28 12:56:30 +05301916 const void *fdt = gd->fdt_blob;
Simon Glassdd79d6e2017-01-17 16:52:55 -07001917 int node = dev_of_offset(dev);
Kishon Vijay Abraham I569c3d52018-01-30 16:01:38 +01001918 int ret;
Mugunthan V Nd97631a2015-09-28 12:56:30 +05301919
Masahiro Yamadaa89b4de2020-07-17 14:36:48 +09001920 plat->base_addr = map_physmem(dev_read_addr(dev),
Simon Glassba1dea42017-05-17 17:18:05 -06001921 sizeof(struct hsmmc *),
Jean-Jacques Hiblot3d45bb42017-09-21 16:51:32 +02001922 MAP_NOCACHE);
Mugunthan V Nd97631a2015-09-28 12:56:30 +05301923
Kishon Vijay Abraham I569c3d52018-01-30 16:01:38 +01001924 ret = mmc_of_parse(dev, cfg);
1925 if (ret < 0)
1926 return ret;
Mugunthan V Nd97631a2015-09-28 12:56:30 +05301927
Jean-Jacques Hiblot8e2bdbd2018-02-23 10:40:19 +01001928 if (!cfg->f_max)
1929 cfg->f_max = 52000000;
Kishon Vijay Abraham I569c3d52018-01-30 16:01:38 +01001930 cfg->host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS;
Mugunthan V Nd97631a2015-09-28 12:56:30 +05301931 cfg->f_min = 400000;
Mugunthan V Nd97631a2015-09-28 12:56:30 +05301932 cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195;
1933 cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
Kishon Vijay Abraham I73897ed2018-01-30 16:01:32 +01001934 if (fdtdec_get_bool(fdt, node, "ti,dual-volt"))
1935 plat->controller_flags |= OMAP_HSMMC_SUPPORTS_DUAL_VOLT;
1936 if (fdtdec_get_bool(fdt, node, "no-1-8-v"))
1937 plat->controller_flags |= OMAP_HSMMC_NO_1_8_V;
Kishon Vijay Abraham Ie7da6ac2018-01-30 16:01:40 +01001938 if (of_data)
1939 plat->controller_flags |= of_data->controller_flags;
Mugunthan V Nd97631a2015-09-28 12:56:30 +05301940
Kishon Vijay Abraham I8c2efe92018-01-30 16:01:41 +01001941#ifdef CONFIG_OMAP54XX
Masahiro Yamadaa89b4de2020-07-17 14:36:48 +09001942 fixups = platform_fixups_mmc(dev_read_addr(dev));
Kishon Vijay Abraham I8c2efe92018-01-30 16:01:41 +01001943 if (fixups) {
1944 plat->hw_rev = fixups->hw_rev;
1945 cfg->host_caps &= ~fixups->unsupported_caps;
1946 cfg->f_max = fixups->max_freq;
1947 }
1948#endif
1949
Mugunthan V Nd97631a2015-09-28 12:56:30 +05301950 return 0;
1951}
Lokesh Vutla9a696fb2017-04-26 13:37:05 +05301952#endif
Mugunthan V Nd97631a2015-09-28 12:56:30 +05301953
Jean-Jacques Hiblota3c556c2017-03-22 16:00:34 +01001954#ifdef CONFIG_BLK
1955
1956static int omap_hsmmc_bind(struct udevice *dev)
1957{
Simon Glassfa20e932020-12-03 16:55:20 -07001958 struct omap_hsmmc_plat *plat = dev_get_plat(dev);
Jean-Jacques Hiblot4cb36a22018-02-23 10:40:16 +01001959 plat->mmc = calloc(1, sizeof(struct mmc));
1960 return mmc_bind(dev, plat->mmc, &plat->cfg);
Jean-Jacques Hiblota3c556c2017-03-22 16:00:34 +01001961}
1962#endif
Mugunthan V Nd97631a2015-09-28 12:56:30 +05301963static int omap_hsmmc_probe(struct udevice *dev)
1964{
Simon Glassfa20e932020-12-03 16:55:20 -07001965 struct omap_hsmmc_plat *plat = dev_get_plat(dev);
Mugunthan V Nd97631a2015-09-28 12:56:30 +05301966 struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
1967 struct omap_hsmmc_data *priv = dev_get_priv(dev);
Jean-Jacques Hiblotae51a662017-03-22 16:00:33 +01001968 struct mmc_config *cfg = &plat->cfg;
Mugunthan V Nd97631a2015-09-28 12:56:30 +05301969 struct mmc *mmc;
Kishon Vijay Abraham Ie7da6ac2018-01-30 16:01:40 +01001970#ifdef CONFIG_IODELAY_RECALIBRATION
1971 int ret;
1972#endif
Mugunthan V Nd97631a2015-09-28 12:56:30 +05301973
Mugunthan V Nd97631a2015-09-28 12:56:30 +05301974 cfg->name = "OMAP SD/MMC";
Lokesh Vutla9a696fb2017-04-26 13:37:05 +05301975 priv->base_addr = plat->base_addr;
Kishon Vijay Abraham Ie7da6ac2018-01-30 16:01:40 +01001976 priv->controller_flags = plat->controller_flags;
Kishon Vijay Abraham I8c2efe92018-01-30 16:01:41 +01001977 priv->hw_rev = plat->hw_rev;
Mugunthan V Nd97631a2015-09-28 12:56:30 +05301978
Jean-Jacques Hiblota3c556c2017-03-22 16:00:34 +01001979#ifdef CONFIG_BLK
Jean-Jacques Hiblot4cb36a22018-02-23 10:40:16 +01001980 mmc = plat->mmc;
Jean-Jacques Hiblota3c556c2017-03-22 16:00:34 +01001981#else
Mugunthan V Nd97631a2015-09-28 12:56:30 +05301982 mmc = mmc_create(cfg, priv);
1983 if (mmc == NULL)
1984 return -1;
Jean-Jacques Hiblota3c556c2017-03-22 16:00:34 +01001985#endif
Jean-Jacques Hiblot7a41bb42018-01-30 16:01:46 +01001986#if CONFIG_IS_ENABLED(DM_REGULATOR)
1987 device_get_supply_regulator(dev, "pbias-supply",
1988 &priv->pbias_supply);
1989#endif
Adam Ford6122af42018-08-21 07:16:56 -05001990#if defined(OMAP_HSMMC_USE_GPIO)
1991#if CONFIG_IS_ENABLED(OF_CONTROL) && CONFIG_IS_ENABLED(DM_GPIO)
Mugunthan V Na9a0aa72016-04-04 17:28:01 +05301992 gpio_request_by_name(dev, "cd-gpios", 0, &priv->cd_gpio, GPIOD_IS_IN);
1993 gpio_request_by_name(dev, "wp-gpios", 0, &priv->wp_gpio, GPIOD_IS_IN);
1994#endif
Adam Ford6122af42018-08-21 07:16:56 -05001995#endif
Mugunthan V Na9a0aa72016-04-04 17:28:01 +05301996
Simon Glass77ca42b2016-05-01 13:52:34 -06001997 mmc->dev = dev;
Mugunthan V Nd97631a2015-09-28 12:56:30 +05301998 upriv->mmc = mmc;
1999
Kishon Vijay Abraham Ie7da6ac2018-01-30 16:01:40 +01002000#ifdef CONFIG_IODELAY_RECALIBRATION
2001 ret = omap_hsmmc_get_pinctrl_state(mmc);
2002 /*
2003 * disable high speed modes for the platforms that require IO delay
2004 * and for which we don't have this information
2005 */
2006 if ((ret < 0) &&
2007 (priv->controller_flags & OMAP_HSMMC_REQUIRE_IODELAY)) {
2008 priv->controller_flags &= ~OMAP_HSMMC_REQUIRE_IODELAY;
2009 cfg->host_caps &= ~(MMC_CAP(MMC_HS_200) | MMC_CAP(MMC_DDR_52) |
2010 UHS_CAPS);
2011 }
2012#endif
2013
Jean-Jacques Hiblot8fc9d3a2017-04-14 19:50:02 +02002014 return omap_hsmmc_init_setup(mmc);
Mugunthan V Nd97631a2015-09-28 12:56:30 +05302015}
2016
Simon Glass3580f6d2021-08-07 07:24:03 -06002017#if CONFIG_IS_ENABLED(OF_REAL)
Kishon Vijay Abraham Ie7da6ac2018-01-30 16:01:40 +01002018
2019static const struct omap_mmc_of_data dra7_mmc_of_data = {
2020 .controller_flags = OMAP_HSMMC_REQUIRE_IODELAY,
2021};
2022
Mugunthan V Nd97631a2015-09-28 12:56:30 +05302023static const struct udevice_id omap_hsmmc_ids[] = {
Jean-Jacques Hiblot3d45bb42017-09-21 16:51:32 +02002024 { .compatible = "ti,omap3-hsmmc" },
2025 { .compatible = "ti,omap4-hsmmc" },
2026 { .compatible = "ti,am33xx-hsmmc" },
Lukasz Majewski46e86692022-02-18 13:28:41 +01002027 { .compatible = "ti,am335-sdhci" },
Kishon Vijay Abraham Ie7da6ac2018-01-30 16:01:40 +01002028 { .compatible = "ti,dra7-hsmmc", .data = (ulong)&dra7_mmc_of_data },
Mugunthan V Nd97631a2015-09-28 12:56:30 +05302029 { }
2030};
Lokesh Vutla9a696fb2017-04-26 13:37:05 +05302031#endif
Mugunthan V Nd97631a2015-09-28 12:56:30 +05302032
2033U_BOOT_DRIVER(omap_hsmmc) = {
2034 .name = "omap_hsmmc",
2035 .id = UCLASS_MMC,
Simon Glass3580f6d2021-08-07 07:24:03 -06002036#if CONFIG_IS_ENABLED(OF_REAL)
Mugunthan V Nd97631a2015-09-28 12:56:30 +05302037 .of_match = omap_hsmmc_ids,
Simon Glassaad29ae2020-12-03 16:55:21 -07002038 .of_to_plat = omap_hsmmc_of_to_plat,
Simon Glass71fa5b42020-12-03 16:55:18 -07002039 .plat_auto = sizeof(struct omap_hsmmc_plat),
Lokesh Vutla9a696fb2017-04-26 13:37:05 +05302040#endif
Jean-Jacques Hiblota3c556c2017-03-22 16:00:34 +01002041#ifdef CONFIG_BLK
2042 .bind = omap_hsmmc_bind,
2043#endif
Jean-Jacques Hiblot8fc9d3a2017-04-14 19:50:02 +02002044 .ops = &omap_hsmmc_ops,
Mugunthan V Nd97631a2015-09-28 12:56:30 +05302045 .probe = omap_hsmmc_probe,
Simon Glass8a2b47f2020-12-03 16:55:17 -07002046 .priv_auto = sizeof(struct omap_hsmmc_data),
Bin Meng793260a2018-10-24 06:36:32 -07002047#if !CONFIG_IS_ENABLED(OF_CONTROL)
Lokesh Vutlac38e6452017-04-26 13:37:06 +05302048 .flags = DM_FLAG_PRE_RELOC,
Bin Meng793260a2018-10-24 06:36:32 -07002049#endif
Mugunthan V Nd97631a2015-09-28 12:56:30 +05302050};
2051#endif