blob: 5951d007d5151039ffb050e262b5a750d8cb50ef [file] [log] [blame]
wdenke2211742002-11-02 23:30:20 +00001/*
wdenk8d5d28a2005-04-02 22:37:54 +00002 * (C) Copyright 2002-2005
wdenke2211742002-11-02 23:30:20 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 *
26 * Configuration settings for the PCIPPC-2 board.
27 *
28 */
29
30/* ------------------------------------------------------------------------- */
31
32/*
33 * board/config.h - configuration options, board specific
34 */
35
36#ifndef __CONFIG_H
37#define __CONFIG_H
38
39/*
40 * High Level Configuration Options
41 * (easy to change)
42 */
43
44#define CONFIG_PCIPPC2 1 /* this is a PCIPPC2 board */
45
wdenkda55c6e2004-01-20 23:12:12 +000046#define CONFIG_BOARD_EARLY_INIT_F 1
wdenke2211742002-11-02 23:30:20 +000047#define CONFIG_MISC_INIT_R 1
48
49#define CONFIG_CONS_INDEX 1
50#define CONFIG_BAUDRATE 9600
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020051#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
wdenke2211742002-11-02 23:30:20 +000052
wdenke2211742002-11-02 23:30:20 +000053#define CONFIG_PREBOOT ""
54#define CONFIG_BOOTDELAY 5
55
Jon Loeliger7846bb22007-07-09 21:31:24 -050056/*
57 * BOOTP options
58 */
59#define CONFIG_BOOTP_SUBNETMASK
60#define CONFIG_BOOTP_GATEWAY
61#define CONFIG_BOOTP_HOSTNAME
62#define CONFIG_BOOTP_BOOTPATH
63#define CONFIG_BOOTP_BOOTFILESIZE
wdenke2211742002-11-02 23:30:20 +000064
65#define CONFIG_MAC_PARTITION
66#define CONFIG_DOS_PARTITION
67
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050068
69/*
70 * Command line configuration.
71 */
72#include <config_cmd_default.h>
73
74#define CONFIG_CMD_ASKENV
75#define CONFIG_CMD_BSP
76#define CONFIG_CMD_DATE
77#define CONFIG_CMD_DHCP
78#define CONFIG_CMD_DOC
79#define CONFIG_CMD_ELF
80#define CONFIG_CMD_NFS
81#define CONFIG_CMD_PCI
82#define CONFIG_CMD_SNTP
wdenke2211742002-11-02 23:30:20 +000083
84#define CONFIG_PCI 1
85#define CONFIG_PCI_PNP 1 /* PCI plug-and-play */
86
Jean-Christophe PLAGNIOL-VILLARD719bb5f2008-08-13 01:40:43 +020087#define CONFIG_NAND_LEGACY
wdenke2211742002-11-02 23:30:20 +000088
89/*
90 * Miscellaneous configurable options
91 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020092#define CONFIG_SYS_LONGHELP /* undef to save memory */
93#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
wdenke2211742002-11-02 23:30:20 +000094
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020095#define CONFIG_SYS_HUSH_PARSER 1 /* use "hush" command parser */
96#ifdef CONFIG_SYS_HUSH_PARSER
97#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
wdenke2211742002-11-02 23:30:20 +000098#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020099#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenke2211742002-11-02 23:30:20 +0000100
101/* Print Buffer Size
102 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200103#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
wdenke2211742002-11-02 23:30:20 +0000104
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200105#define CONFIG_SYS_MAXARGS 64 /* max number of command args */
106#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
107#define CONFIG_SYS_LOAD_ADDR 0x00100000 /* Default load address */
wdenke2211742002-11-02 23:30:20 +0000108
109/*-----------------------------------------------------------------------
110 * Start addresses for the final memory configuration
111 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200112 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenke2211742002-11-02 23:30:20 +0000113 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200114#define CONFIG_SYS_SDRAM_BASE 0x00000000
115#define CONFIG_SYS_FLASH_BASE 0xFFF00000
116#define CONFIG_SYS_FLASH_MAX_SIZE 0x00100000
wdenke2211742002-11-02 23:30:20 +0000117/* Maximum amount of RAM.
118 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200119#define CONFIG_SYS_MAX_RAM_SIZE 0x20000000 /* 512Mb */
wdenke2211742002-11-02 23:30:20 +0000120
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200121#define CONFIG_SYS_RESET_ADDRESS 0xFFF00100
wdenke2211742002-11-02 23:30:20 +0000122
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200123#define CONFIG_SYS_MONITOR_BASE TEXT_BASE
wdenke2211742002-11-02 23:30:20 +0000124
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200125#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
126#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
wdenke2211742002-11-02 23:30:20 +0000127
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200128#if CONFIG_SYS_MONITOR_BASE >= CONFIG_SYS_SDRAM_BASE && \
129 CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_SDRAM_BASE + CONFIG_SYS_MAX_RAM_SIZE
130#define CONFIG_SYS_RAMBOOT
wdenke2211742002-11-02 23:30:20 +0000131#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200132#undef CONFIG_SYS_RAMBOOT
wdenke2211742002-11-02 23:30:20 +0000133#endif
134
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200135#define CONFIG_SYS_MEMTEST_START 0x00004000 /* memtest works on */
136#define CONFIG_SYS_MEMTEST_END 0x02000000 /* 0 ... 32 MB in DRAM */
wdenke2211742002-11-02 23:30:20 +0000137
138/*-----------------------------------------------------------------------
139 * Definitions for initial stack pointer and data area
140 */
141
142/* Size in bytes reserved for initial data
143 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200144#define CONFIG_SYS_GBL_DATA_SIZE 128
wdenke2211742002-11-02 23:30:20 +0000145
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200146#define CONFIG_SYS_INIT_RAM_ADDR 0x40000000
147#define CONFIG_SYS_INIT_RAM_END 0x8000
148#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
149#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenke2211742002-11-02 23:30:20 +0000150
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200151#define CONFIG_SYS_INIT_RAM_LOCK
wdenke2211742002-11-02 23:30:20 +0000152
153/*
154 * Temporary buffer for serial data until the real serial driver
155 * is initialised (memtest will destroy this buffer)
156 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200157#define CONFIG_SYS_SCONSOLE_ADDR CONFIG_SYS_INIT_RAM_ADDR
158#define CONFIG_SYS_SCONSOLE_SIZE 0x0002000
wdenke2211742002-11-02 23:30:20 +0000159
160/* SDRAM 0 - 256MB
161 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200162#define CONFIG_SYS_DBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
163#define CONFIG_SYS_DBAT0U (CONFIG_SYS_SDRAM_BASE | \
wdenke2211742002-11-02 23:30:20 +0000164 BATU_BL_256M | BATU_VS | BATU_VP)
165/* SDRAM 1 - 256MB
166 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200167#define CONFIG_SYS_DBAT1L ((CONFIG_SYS_SDRAM_BASE + 0x10000000) | \
wdenke2211742002-11-02 23:30:20 +0000168 BATL_PP_10 | BATL_MEMCOHERENCE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200169#define CONFIG_SYS_DBAT1U ((CONFIG_SYS_SDRAM_BASE + 0x10000000) | \
wdenke2211742002-11-02 23:30:20 +0000170 BATU_BL_256M | BATU_VS | BATU_VP)
171
172/* Init RAM in the CPU DCache (no backing memory)
173 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200174#define CONFIG_SYS_DBAT2L (CONFIG_SYS_INIT_RAM_ADDR | \
wdenke2211742002-11-02 23:30:20 +0000175 BATL_PP_10 | BATL_MEMCOHERENCE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200176#define CONFIG_SYS_DBAT2U (CONFIG_SYS_INIT_RAM_ADDR | \
wdenke2211742002-11-02 23:30:20 +0000177 BATU_BL_128K | BATU_VS | BATU_VP)
178
179/* I/O and PCI memory at 0xf0000000
180 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200181#define CONFIG_SYS_DBAT3L (0xf0000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
182#define CONFIG_SYS_DBAT3U (0xf0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
wdenke2211742002-11-02 23:30:20 +0000183
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200184#define CONFIG_SYS_IBAT0L CONFIG_SYS_DBAT0L
185#define CONFIG_SYS_IBAT0U CONFIG_SYS_DBAT0U
186#define CONFIG_SYS_IBAT1L CONFIG_SYS_DBAT1L
187#define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U
188#define CONFIG_SYS_IBAT2L CONFIG_SYS_DBAT2L
189#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
190#define CONFIG_SYS_IBAT3L CONFIG_SYS_DBAT3L
191#define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U
wdenke2211742002-11-02 23:30:20 +0000192
193/*
194 * Low Level Configuration Settings
195 * (address mappings, register initial values, etc.)
196 * You should know what you are doing if you make changes here.
197 * For the detail description refer to the PCIPPC2 user's manual.
198 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200199#define CONFIG_SYS_HZ 1000
200#define CONFIG_SYS_BUS_HZ 100000000 /* bus speed - 100 mhz */
201#define CONFIG_SYS_CPU_CLK 300000000
202#define CONFIG_SYS_BUS_CLK 100000000
wdenke2211742002-11-02 23:30:20 +0000203
204/*
205 * For booting Linux, the board info and command line data
206 * have to be in the first 8 MB of memory, since this is
207 * the maximum mapped by the Linux kernel during initialization.
208 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200209#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenke2211742002-11-02 23:30:20 +0000210
211/*-----------------------------------------------------------------------
212 * FLASH organization
213 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200214#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* Max number of flash banks */
215#define CONFIG_SYS_MAX_FLASH_SECT 16 /* Max number of sectors in one bank */
wdenke2211742002-11-02 23:30:20 +0000216
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200217#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
218#define CONFIG_SYS_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
wdenke2211742002-11-02 23:30:20 +0000219
220/*
221 * Note: environment is not EMBEDDED in the U-Boot code.
222 * It's stored in flash separately.
223 */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200224#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200225#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x70000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200226#define CONFIG_ENV_SIZE 0x1000 /* Size of the Environment */
227#define CONFIG_ENV_SECT_SIZE 0x10000 /* Size of the Environment Sector */
wdenke2211742002-11-02 23:30:20 +0000228
229/*-----------------------------------------------------------------------
230 * Cache Configuration
231 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200232#define CONFIG_SYS_CACHELINE_SIZE 32
Jon Loeligercc1f0bb2007-07-08 14:49:44 -0500233#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200234# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
wdenke2211742002-11-02 23:30:20 +0000235#endif
236
237/*
238 * L2 cache
239 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200240#undef CONFIG_SYS_L2
wdenke2211742002-11-02 23:30:20 +0000241#define L2_INIT (L2CR_L2SIZ_2M | L2CR_L2CLK_3 | L2CR_L2RAM_BURST | \
wdenk57b2d802003-06-27 21:31:46 +0000242 L2CR_L2OH_5 | L2CR_L2CTL | L2CR_L2WT)
wdenke2211742002-11-02 23:30:20 +0000243#define L2_ENABLE (L2_INIT | L2CR_L2E)
244
245/*
246 * Internal Definitions
247 *
248 * Boot Flags
249 */
250#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
251#define BOOTFLAG_WARM 0x02 /* Software reboot */
252
253/*-----------------------------------------------------------------------
254 * Disk-On-Chip configuration
255 */
256
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200257#define CONFIG_SYS_MAX_DOC_DEVICE 1 /* Max number of DOC devices */
wdenke2211742002-11-02 23:30:20 +0000258
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200259#define CONFIG_SYS_DOC_SUPPORT_2000
260#undef CONFIG_SYS_DOC_SUPPORT_MILLENNIUM
wdenke2211742002-11-02 23:30:20 +0000261
262/*-----------------------------------------------------------------------
263 RTC m48t59
264*/
265#define CONFIG_RTC_MK48T59
266
267#define CONFIG_WATCHDOG
268
269#define CONFIG_NET_MULTI /* Multi ethernet cards support */
270
271#define CONFIG_EEPRO100
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200272#define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
wdenke2211742002-11-02 23:30:20 +0000273#define CONFIG_TULIP
274
275#endif /* __CONFIG_H */