blob: 1da75528d46d4cd2f12cb8521bb75104ad396bf5 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Peng Fanb11a7342018-01-10 13:20:20 +08002/*
3 * Copyright 2017 NXP
Peng Fanb11a7342018-01-10 13:20:20 +08004 */
5
Peng Fan39945c12018-11-20 10:19:25 +00006#ifndef __ASM_ARCH_IMX8M_REGS_H__
7#define __ASM_ARCH_IMX8M_REGS_H__
Peng Fanb11a7342018-01-10 13:20:20 +08008
Peng Fan00565bf2019-05-09 08:33:55 +00009#define ARCH_MXC
10
Peng Fanb11a7342018-01-10 13:20:20 +080011#include <asm/mach-imx/regs-lcdif.h>
12
Peng Fan2f8c5e12019-08-27 06:25:14 +000013#define ROM_VERSION_A0 IS_ENABLED(CONFIG_IMX8MQ) ? 0x800 : 0x800
14#define ROM_VERSION_B0 IS_ENABLED(CONFIG_IMX8MQ) ? 0x83C : 0x800
Peng Fanb11a7342018-01-10 13:20:20 +080015
Peng Fanc627b302019-08-27 06:25:10 +000016#define M4_BOOTROM_BASE_ADDR 0x007E0000
Peng Fanb11a7342018-01-10 13:20:20 +080017
Peng Fanb11a7342018-01-10 13:20:20 +080018#define GPIO1_BASE_ADDR 0X30200000
19#define GPIO2_BASE_ADDR 0x30210000
20#define GPIO3_BASE_ADDR 0x30220000
21#define GPIO4_BASE_ADDR 0x30230000
22#define GPIO5_BASE_ADDR 0x30240000
Peng Fanb11a7342018-01-10 13:20:20 +080023#define WDOG1_BASE_ADDR 0x30280000
24#define WDOG2_BASE_ADDR 0x30290000
25#define WDOG3_BASE_ADDR 0x302A0000
Peng Fanb11a7342018-01-10 13:20:20 +080026#define IOMUXC_BASE_ADDR 0x30330000
27#define IOMUXC_GPR_BASE_ADDR 0x30340000
28#define OCOTP_BASE_ADDR 0x30350000
29#define ANATOP_BASE_ADDR 0x30360000
Peng Fanb11a7342018-01-10 13:20:20 +080030#define CCM_BASE_ADDR 0x30380000
31#define SRC_BASE_ADDR 0x30390000
32#define GPC_BASE_ADDR 0x303A0000
Peng Fanb11a7342018-01-10 13:20:20 +080033
Peng Fanb11a7342018-01-10 13:20:20 +080034#define SYSCNT_RD_BASE_ADDR 0x306A0000
35#define SYSCNT_CMP_BASE_ADDR 0x306B0000
36#define SYSCNT_CTRL_BASE_ADDR 0x306C0000
Peng Fanb11a7342018-01-10 13:20:20 +080037
Peng Fanb11a7342018-01-10 13:20:20 +080038#define UART1_BASE_ADDR 0x30860000
39#define UART3_BASE_ADDR 0x30880000
40#define UART2_BASE_ADDR 0x30890000
Peng Fanb11a7342018-01-10 13:20:20 +080041#define I2C1_BASE_ADDR 0x30A20000
42#define I2C2_BASE_ADDR 0x30A30000
43#define I2C3_BASE_ADDR 0x30A40000
44#define I2C4_BASE_ADDR 0x30A50000
45#define UART4_BASE_ADDR 0x30A60000
Peng Fanb11a7342018-01-10 13:20:20 +080046#define USDHC1_BASE_ADDR 0x30B40000
47#define USDHC2_BASE_ADDR 0x30B50000
Peng Fan2f8c5e12019-08-27 06:25:14 +000048#ifdef CONFIG_IMX8MM
49#define USDHC3_BASE_ADDR 0x30B60000
50#endif
Marek Vasut86a27482022-04-24 23:44:03 +020051#define UART_BASE_ADDR(n) ( \
52 !!sizeof(struct { \
53 static_assert((n) >= 1 && (n) <= 4); \
54 int pad; \
55 }) * ( \
56 (n) == 1 ? UART1_BASE_ADDR : \
57 (n) == 2 ? UART2_BASE_ADDR : \
58 (n) == 3 ? UART3_BASE_ADDR : \
59 UART4_BASE_ADDR) \
60 )
Peng Fanb11a7342018-01-10 13:20:20 +080061
Peng Fanb11a7342018-01-10 13:20:20 +080062#define TZASC_BASE_ADDR 0x32F80000
Peng Fanb11a7342018-01-10 13:20:20 +080063
Peng Fan2f8c5e12019-08-27 06:25:14 +000064#define MXS_LCDIF_BASE IS_ENABLED(CONFIG_IMX8MQ) ? \
65 0x30320000 : 0x32e00000
Peng Fanb11a7342018-01-10 13:20:20 +080066
67#define SRC_IPS_BASE_ADDR 0x30390000
68#define SRC_DDRC_RCR_ADDR 0x30391000
69#define SRC_DDRC2_RCR_ADDR 0x30391004
70
Michael Trimarchi5175d6c2022-04-12 10:31:32 -030071#define APBH_DMA_ARB_BASE_ADDR 0x33000000
72#define APBH_DMA_ARB_END_ADDR 0x33007FFF
73#define MXS_APBH_BASE APBH_DMA_ARB_BASE_ADDR
74
75#define MXS_GPMI_BASE (APBH_DMA_ARB_BASE_ADDR + 0x02000)
76#define MXS_BCH_BASE (APBH_DMA_ARB_BASE_ADDR + 0x04000)
77
Peng Fanb11a7342018-01-10 13:20:20 +080078#define DDRC_DDR_SS_GPR0 0x3d000000
79#define DDRC_IPS_BASE_ADDR(X) (0x3d400000 + ((X) * 0x2000000))
80#define DDR_CSD1_BASE_ADDR 0x40000000
81
Peng Fan4f0c97b2020-12-25 16:16:34 +080082#define IOMUXC_GPR_GPR1_GPR_ENET_QOS_INTF_SEL_MASK 0x70000
Marek Vasutbefffe72021-02-25 22:02:26 +010083#define FEC_QUIRK_ENET_MAC
Peng Fan4f0c97b2020-12-25 16:16:34 +080084
Peng Fan956da002021-03-25 17:30:01 +080085#define CAAM_ARB_BASE_ADDR (0x00100000)
86#define CAAM_ARB_END_ADDR (0x00107FFF)
87#define CAAM_IPS_BASE_ADDR (0x30900000)
88#define CONFIG_SYS_FSL_SEC_OFFSET (0)
89#define CONFIG_SYS_FSL_SEC_ADDR (CAAM_IPS_BASE_ADDR + \
90 CONFIG_SYS_FSL_SEC_OFFSET)
91#define CONFIG_SYS_FSL_JR0_OFFSET (0x1000)
92#define CONFIG_SYS_FSL_JR0_ADDR (CONFIG_SYS_FSL_SEC_ADDR + \
93 CONFIG_SYS_FSL_JR0_OFFSET)
94#define CONFIG_SYS_FSL_MAX_NUM_OF_SEC 1
Peng Fanb11a7342018-01-10 13:20:20 +080095#if !defined(__ASSEMBLY__)
96#include <asm/types.h>
97#include <linux/bitops.h>
98#include <stdbool.h>
99
Andrey Zhizhikin7c2d23a2022-01-24 21:48:09 +0100100#define GPR_TZASC_EN BIT(0)
101#define GPR_TZASC_ID_SWAP_BYPASS BIT(1)
102#define GPR_TZASC_EN_LOCK BIT(16)
103#define GPR_TZASC_ID_SWAP_BYPASS_LOCK BIT(17)
Peng Fanb11a7342018-01-10 13:20:20 +0800104
105#define SRC_SCR_M4_ENABLE_OFFSET 3
106#define SRC_SCR_M4_ENABLE_MASK BIT(3)
107#define SRC_SCR_M4C_NON_SCLR_RST_OFFSET 0
108#define SRC_SCR_M4C_NON_SCLR_RST_MASK BIT(0)
109#define SRC_DDR1_ENABLE_MASK 0x8F000000UL
110#define SRC_DDR2_ENABLE_MASK 0x8F000000UL
111#define SRC_DDR1_RCR_PHY_PWROKIN_N_MASK BIT(3)
112#define SRC_DDR1_RCR_PHY_RESET_MASK BIT(2)
113#define SRC_DDR1_RCR_CORE_RESET_N_MASK BIT(1)
114#define SRC_DDR1_RCR_PRESET_N_MASK BIT(0)
115
116struct iomuxc_gpr_base_regs {
117 u32 gpr[47];
118};
119
120struct ocotp_regs {
121 u32 ctrl;
122 u32 ctrl_set;
123 u32 ctrl_clr;
124 u32 ctrl_tog;
125 u32 timing;
126 u32 rsvd0[3];
127 u32 data;
128 u32 rsvd1[3];
129 u32 read_ctrl;
130 u32 rsvd2[3];
131 u32 read_fuse_data;
132 u32 rsvd3[3];
133 u32 sw_sticky;
134 u32 rsvd4[3];
135 u32 scs;
136 u32 scs_set;
137 u32 scs_clr;
138 u32 scs_tog;
139 u32 crc_addr;
140 u32 rsvd5[3];
141 u32 crc_value;
142 u32 rsvd6[3];
143 u32 version;
144 u32 rsvd7[0xdb];
145
146 /* fuse banks */
147 struct fuse_bank {
148 u32 fuse_regs[0x10];
149 } bank[0];
150};
151
Peng Fan438b52a2021-03-19 15:57:15 +0800152#ifdef CONFIG_IMX8MP
Peng Fanb11a7342018-01-10 13:20:20 +0800153struct fuse_bank0_regs {
154 u32 lock;
Peng Fan438b52a2021-03-19 15:57:15 +0800155 u32 rsvd0[7];
156 u32 uid_low;
157 u32 rsvd1[3];
158 u32 uid_high;
159 u32 rsvd2[3];
160};
161#else
162struct fuse_bank0_regs {
163 u32 lock;
Peng Fanb11a7342018-01-10 13:20:20 +0800164 u32 rsvd0[3];
165 u32 uid_low;
166 u32 rsvd1[3];
167 u32 uid_high;
168 u32 rsvd2[7];
169};
Peng Fan438b52a2021-03-19 15:57:15 +0800170#endif
Peng Fanb11a7342018-01-10 13:20:20 +0800171
172struct fuse_bank1_regs {
173 u32 tester3;
174 u32 rsvd0[3];
175 u32 tester4;
176 u32 rsvd1[3];
177 u32 tester5;
178 u32 rsvd2[3];
179 u32 cfg0;
180 u32 rsvd3[3];
181};
182
Peng Fan60767632020-05-03 22:19:56 +0800183struct fuse_bank3_regs {
184 u32 mem_trim0;
185 u32 rsvd0[3];
186 u32 mem_trim1;
187 u32 rsvd1[3];
188 u32 mem_trim2;
189 u32 rsvd2[3];
190 u32 ana0;
191 u32 rsvd3[3];
192};
193
194struct fuse_bank9_regs {
195 u32 mac_addr0;
196 u32 rsvd0[3];
197 u32 mac_addr1;
198 u32 rsvd1[11];
199};
200
201struct fuse_bank38_regs {
202 u32 ana_trim1; /* trim0 is at 0xD70, bank 37*/
203 u32 rsvd0[3];
204 u32 ana_trim2;
205 u32 rsvd1[3];
206 u32 ana_trim3;
207 u32 rsvd2[3];
208 u32 ana_trim4;
209 u32 rsvd3[3];
210};
211
212struct fuse_bank39_regs {
213 u32 ana_trim5;
214 u32 rsvd[15];
215};
216
Peng Fan2f8c5e12019-08-27 06:25:14 +0000217#ifdef CONFIG_IMX8MQ
Peng Fanb11a7342018-01-10 13:20:20 +0800218struct anamix_pll {
219 u32 audio_pll1_cfg0;
220 u32 audio_pll1_cfg1;
221 u32 audio_pll2_cfg0;
222 u32 audio_pll2_cfg1;
223 u32 video_pll_cfg0;
224 u32 video_pll_cfg1;
225 u32 gpu_pll_cfg0;
226 u32 gpu_pll_cfg1;
227 u32 vpu_pll_cfg0;
228 u32 vpu_pll_cfg1;
229 u32 arm_pll_cfg0;
230 u32 arm_pll_cfg1;
231 u32 sys_pll1_cfg0;
232 u32 sys_pll1_cfg1;
233 u32 sys_pll1_cfg2;
234 u32 sys_pll2_cfg0;
235 u32 sys_pll2_cfg1;
236 u32 sys_pll2_cfg2;
237 u32 sys_pll3_cfg0;
238 u32 sys_pll3_cfg1;
239 u32 sys_pll3_cfg2;
240 u32 video_pll2_cfg0;
241 u32 video_pll2_cfg1;
242 u32 video_pll2_cfg2;
243 u32 dram_pll_cfg0;
244 u32 dram_pll_cfg1;
245 u32 dram_pll_cfg2;
246 u32 digprog;
247 u32 osc_misc_cfg;
248 u32 pllout_monitor_cfg;
249 u32 frac_pllout_div_cfg;
250 u32 sscg_pllout_div_cfg;
251};
Peng Fan2f8c5e12019-08-27 06:25:14 +0000252#else
253struct anamix_pll {
254 u32 audio_pll1_gnrl_ctl;
255 u32 audio_pll1_fdiv_ctl0;
256 u32 audio_pll1_fdiv_ctl1;
257 u32 audio_pll1_sscg_ctl;
258 u32 audio_pll1_mnit_ctl;
259 u32 audio_pll2_gnrl_ctl;
260 u32 audio_pll2_fdiv_ctl0;
261 u32 audio_pll2_fdiv_ctl1;
262 u32 audio_pll2_sscg_ctl;
263 u32 audio_pll2_mnit_ctl;
264 u32 video_pll1_gnrl_ctl;
265 u32 video_pll1_fdiv_ctl0;
266 u32 video_pll1_fdiv_ctl1;
267 u32 video_pll1_sscg_ctl;
268 u32 video_pll1_mnit_ctl;
269 u32 reserved[5];
270 u32 dram_pll_gnrl_ctl;
271 u32 dram_pll_fdiv_ctl0;
272 u32 dram_pll_fdiv_ctl1;
273 u32 dram_pll_sscg_ctl;
274 u32 dram_pll_mnit_ctl;
275 u32 gpu_pll_gnrl_ctl;
276 u32 gpu_pll_div_ctl;
277 u32 gpu_pll_locked_ctl1;
278 u32 gpu_pll_mnit_ctl;
279 u32 vpu_pll_gnrl_ctl;
280 u32 vpu_pll_div_ctl;
281 u32 vpu_pll_locked_ctl1;
282 u32 vpu_pll_mnit_ctl;
283 u32 arm_pll_gnrl_ctl;
284 u32 arm_pll_div_ctl;
285 u32 arm_pll_locked_ctl1;
286 u32 arm_pll_mnit_ctl;
287 u32 sys_pll1_gnrl_ctl;
288 u32 sys_pll1_div_ctl;
289 u32 sys_pll1_locked_ctl1;
290 u32 reserved2[24];
291 u32 sys_pll1_mnit_ctl;
292 u32 sys_pll2_gnrl_ctl;
293 u32 sys_pll2_div_ctl;
294 u32 sys_pll2_locked_ctl1;
295 u32 sys_pll2_mnit_ctl;
296 u32 sys_pll3_gnrl_ctl;
297 u32 sys_pll3_div_ctl;
298 u32 sys_pll3_locked_ctl1;
299 u32 sys_pll3_mnit_ctl;
300 u32 anamix_misc_ctl;
301 u32 anamix_clk_mnit_ctl;
302 u32 reserved3[437];
303 u32 digprog;
304};
305#endif
Peng Fanb11a7342018-01-10 13:20:20 +0800306
Peng Fanb11a7342018-01-10 13:20:20 +0800307/* System Reset Controller (SRC) */
308struct src {
309 u32 scr;
310 u32 a53rcr;
311 u32 a53rcr1;
312 u32 m4rcr;
313 u32 reserved1[4];
314 u32 usbophy1_rcr;
315 u32 usbophy2_rcr;
316 u32 mipiphy_rcr;
317 u32 pciephy_rcr;
318 u32 hdmi_rcr;
319 u32 disp_rcr;
320 u32 reserved2[2];
321 u32 gpu_rcr;
322 u32 vpu_rcr;
323 u32 pcie2_rcr;
324 u32 mipiphy1_rcr;
325 u32 mipiphy2_rcr;
326 u32 reserved3;
327 u32 sbmr1;
328 u32 srsr;
329 u32 reserved4[2];
330 u32 sisr;
331 u32 simr;
332 u32 sbmr2;
333 u32 gpr1;
334 u32 gpr2;
335 u32 gpr3;
336 u32 gpr4;
337 u32 gpr5;
338 u32 gpr6;
339 u32 gpr7;
340 u32 gpr8;
341 u32 gpr9;
342 u32 gpr10;
343 u32 reserved5[985];
344 u32 ddr1_rcr;
345 u32 ddr2_rcr;
346};
347
Tommaso Merciai9c884162022-03-26 12:19:02 +0100348#define PWMCR_PRESCALER(x) (((x - 1) & 0xFFF) << 4)
349#define PWMCR_DOZEEN (1 << 24)
350#define PWMCR_WAITEN (1 << 23)
351#define PWMCR_DBGEN (1 << 22)
352#define PWMCR_CLKSRC_IPG_HIGH (2 << 16)
353#define PWMCR_CLKSRC_IPG (1 << 16)
354#define PWMCR_EN (1 << 0)
355
Tommaso Merciai28354e82022-03-26 12:19:03 +0100356struct pwm_regs {
357 u32 cr;
358 u32 sr;
359 u32 ir;
360 u32 sar;
361 u32 pr;
362 u32 cnr;
363};
364
Peng Fanb11a7342018-01-10 13:20:20 +0800365#define WDOG_WDT_MASK BIT(3)
366#define WDOG_WDZST_MASK BIT(0)
367struct wdog_regs {
368 u16 wcr; /* Control */
369 u16 wsr; /* Service */
370 u16 wrsr; /* Reset Status */
371 u16 wicr; /* Interrupt Control */
372 u16 wmcr; /* Miscellaneous Control */
373};
374
375struct bootrom_sw_info {
376 u8 reserved_1;
377 u8 boot_dev_instance;
378 u8 boot_dev_type;
379 u8 reserved_2;
380 u32 core_freq;
381 u32 axi_freq;
382 u32 ddr_freq;
383 u32 tick_freq;
384 u32 reserved_3[3];
385};
386
Peng Fan2f8c5e12019-08-27 06:25:14 +0000387#define ROM_SW_INFO_ADDR_B0 (IS_ENABLED(CONFIG_IMX8MQ) ? 0x00000968 :\
388 0x000009e8)
Peng Fanb11a7342018-01-10 13:20:20 +0800389#define ROM_SW_INFO_ADDR_A0 0x000009e8
390
391#define ROM_SW_INFO_ADDR is_soc_rev(CHIP_REV_1_0) ? \
392 (struct bootrom_sw_info **)ROM_SW_INFO_ADDR_A0 : \
393 (struct bootrom_sw_info **)ROM_SW_INFO_ADDR_B0
Peng Fan9cf2aa32020-07-09 13:52:41 +0800394
395struct gpc_reg {
396 u32 lpcr_bsc;
397 u32 lpcr_ad;
398 u32 lpcr_cpu1;
399 u32 lpcr_cpu2;
400 u32 lpcr_cpu3;
401 u32 slpcr;
402 u32 mst_cpu_mapping;
403 u32 mmdc_cpu_mapping;
404 u32 mlpcr;
405 u32 pgc_ack_sel;
406 u32 pgc_ack_sel_m4;
407 u32 gpc_misc;
408 u32 imr1_core0;
409 u32 imr2_core0;
410 u32 imr3_core0;
411 u32 imr4_core0;
412 u32 imr1_core1;
413 u32 imr2_core1;
414 u32 imr3_core1;
415 u32 imr4_core1;
416 u32 imr1_cpu1;
417 u32 imr2_cpu1;
418 u32 imr3_cpu1;
419 u32 imr4_cpu1;
420 u32 imr1_cpu3;
421 u32 imr2_cpu3;
422 u32 imr3_cpu3;
423 u32 imr4_cpu3;
424 u32 isr1_cpu0;
425 u32 isr2_cpu0;
426 u32 isr3_cpu0;
427 u32 isr4_cpu0;
428 u32 isr1_cpu1;
429 u32 isr2_cpu1;
430 u32 isr3_cpu1;
431 u32 isr4_cpu1;
432 u32 isr1_cpu2;
433 u32 isr2_cpu2;
434 u32 isr3_cpu2;
435 u32 isr4_cpu2;
436 u32 isr1_cpu3;
437 u32 isr2_cpu3;
438 u32 isr3_cpu3;
439 u32 isr4_cpu3;
440 u32 slt0_cfg;
441 u32 slt1_cfg;
442 u32 slt2_cfg;
443 u32 slt3_cfg;
444 u32 slt4_cfg;
445 u32 slt5_cfg;
446 u32 slt6_cfg;
447 u32 slt7_cfg;
448 u32 slt8_cfg;
449 u32 slt9_cfg;
450 u32 slt10_cfg;
451 u32 slt11_cfg;
452 u32 slt12_cfg;
453 u32 slt13_cfg;
454 u32 slt14_cfg;
455 u32 pgc_cpu_0_1_mapping;
456 u32 cpu_pgc_up_trg;
457 u32 mix_pgc_up_trg;
458 u32 pu_pgc_up_trg;
459 u32 cpu_pgc_dn_trg;
460 u32 mix_pgc_dn_trg;
461 u32 pu_pgc_dn_trg;
462 u32 lpcr_bsc2;
463 u32 pgc_cpu_2_3_mapping;
464 u32 lps_cpu0;
465 u32 lps_cpu1;
466 u32 lps_cpu2;
467 u32 lps_cpu3;
468 u32 gpc_gpr;
469 u32 gtor;
470 u32 debug_addr1;
471 u32 debug_addr2;
472 u32 cpu_pgc_up_status1;
473 u32 mix_pgc_up_status0;
474 u32 mix_pgc_up_status1;
475 u32 mix_pgc_up_status2;
476 u32 m4_mix_pgc_up_status0;
477 u32 m4_mix_pgc_up_status1;
478 u32 m4_mix_pgc_up_status2;
479 u32 pu_pgc_up_status0;
480 u32 pu_pgc_up_status1;
481 u32 pu_pgc_up_status2;
482 u32 m4_pu_pgc_up_status0;
483 u32 m4_pu_pgc_up_status1;
484 u32 m4_pu_pgc_up_status2;
485 u32 a53_lp_io_0;
486 u32 a53_lp_io_1;
487 u32 a53_lp_io_2;
488 u32 cpu_pgc_dn_status1;
489 u32 mix_pgc_dn_status0;
490 u32 mix_pgc_dn_status1;
491 u32 mix_pgc_dn_status2;
492 u32 m4_mix_pgc_dn_status0;
493 u32 m4_mix_pgc_dn_status1;
494 u32 m4_mix_pgc_dn_status2;
495 u32 pu_pgc_dn_status0;
496 u32 pu_pgc_dn_status1;
497 u32 pu_pgc_dn_status2;
498 u32 m4_pu_pgc_dn_status0;
499 u32 m4_pu_pgc_dn_status1;
500 u32 m4_pu_pgc_dn_status2;
501 u32 res[3];
502 u32 mix_pdn_flg;
503 u32 pu_pdn_flg;
504 u32 m4_mix_pdn_flg;
505 u32 m4_pu_pdn_flg;
506 u32 imr1_core2;
507 u32 imr2_core2;
508 u32 imr3_core2;
509 u32 imr4_core2;
510 u32 imr1_core3;
511 u32 imr2_core3;
512 u32 imr3_core3;
513 u32 imr4_core3;
514 u32 pgc_ack_sel_pu;
515 u32 pgc_ack_sel_m4_pu;
516 u32 slt15_cfg;
517 u32 slt16_cfg;
518 u32 slt17_cfg;
519 u32 slt18_cfg;
520 u32 slt19_cfg;
521 u32 gpc_pu_pwrhsk;
522 u32 slt0_cfg_pu;
523 u32 slt1_cfg_pu;
524 u32 slt2_cfg_pu;
525 u32 slt3_cfg_pu;
526 u32 slt4_cfg_pu;
527 u32 slt5_cfg_pu;
528 u32 slt6_cfg_pu;
529 u32 slt7_cfg_pu;
530 u32 slt8_cfg_pu;
531 u32 slt9_cfg_pu;
532 u32 slt10_cfg_pu;
533 u32 slt11_cfg_pu;
534 u32 slt12_cfg_pu;
535 u32 slt13_cfg_pu;
536 u32 slt14_cfg_pu;
537 u32 slt15_cfg_pu;
538 u32 slt16_cfg_pu;
539 u32 slt17_cfg_pu;
540 u32 slt18_cfg_pu;
541 u32 slt19_cfg_pu;
542};
543
544struct pgc_reg {
545 u32 pgcr;
546 u32 pgpupscr;
547 u32 pgpdnscr;
548 u32 pgsr;
549 u32 pgauxsw;
550 u32 pgdr;
551};
Peng Fanb11a7342018-01-10 13:20:20 +0800552#endif
553#endif