Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 1 | /* |
Hao Zhang | 8e697a0 | 2014-07-09 23:44:46 +0300 | [diff] [blame] | 2 | * Keystone : Board initialization |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 3 | * |
Hao Zhang | 8e697a0 | 2014-07-09 23:44:46 +0300 | [diff] [blame] | 4 | * (C) Copyright 2014 |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 5 | * Texas Instruments Incorporated, <www.ti.com> |
| 6 | * |
| 7 | * SPDX-License-Identifier: GPL-2.0+ |
| 8 | */ |
| 9 | |
Hao Zhang | 8e697a0 | 2014-07-09 23:44:46 +0300 | [diff] [blame] | 10 | #include "board.h" |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 11 | #include <common.h> |
Hao Zhang | 9594820 | 2014-10-22 16:32:31 +0300 | [diff] [blame] | 12 | #include <spl.h> |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 13 | #include <exports.h> |
| 14 | #include <fdt_support.h> |
Khoronzhuk, Ivan | 50df5cc | 2014-07-09 19:48:40 +0300 | [diff] [blame] | 15 | #include <asm/arch/ddr3.h> |
Khoronzhuk, Ivan | 238de85 | 2014-09-29 22:17:24 +0300 | [diff] [blame] | 16 | #include <asm/arch/psc_defs.h> |
Lokesh Vutla | da18b18 | 2015-10-08 11:31:47 +0530 | [diff] [blame] | 17 | #include <asm/arch/clock.h> |
Khoronzhuk, Ivan | 8062b05 | 2014-06-07 05:10:49 +0300 | [diff] [blame] | 18 | #include <asm/ti-common/ti-aemif.h> |
Khoronzhuk, Ivan | f2c13ba | 2014-09-29 22:17:22 +0300 | [diff] [blame] | 19 | #include <asm/ti-common/keystone_net.h> |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 20 | |
| 21 | DECLARE_GLOBAL_DATA_PTR; |
| 22 | |
Khoronzhuk, Ivan | 8062b05 | 2014-06-07 05:10:49 +0300 | [diff] [blame] | 23 | static struct aemif_config aemif_configs[] = { |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 24 | { /* CS0 */ |
Khoronzhuk, Ivan | 8062b05 | 2014-06-07 05:10:49 +0300 | [diff] [blame] | 25 | .mode = AEMIF_MODE_NAND, |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 26 | .wr_setup = 0xf, |
| 27 | .wr_strobe = 0x3f, |
| 28 | .wr_hold = 7, |
| 29 | .rd_setup = 0xf, |
| 30 | .rd_strobe = 0x3f, |
| 31 | .rd_hold = 7, |
| 32 | .turn_around = 3, |
Khoronzhuk, Ivan | 8062b05 | 2014-06-07 05:10:49 +0300 | [diff] [blame] | 33 | .width = AEMIF_WIDTH_8, |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 34 | }, |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 35 | }; |
| 36 | |
| 37 | int dram_init(void) |
| 38 | { |
Vitaly Andrianov | a9554d6 | 2015-02-11 14:07:58 -0500 | [diff] [blame] | 39 | u32 ddr3_size; |
| 40 | |
| 41 | ddr3_size = ddr3_init(); |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 42 | |
| 43 | gd->ram_size = get_ram_size((long *)CONFIG_SYS_SDRAM_BASE, |
| 44 | CONFIG_MAX_RAM_BANK_SIZE); |
Khoronzhuk, Ivan | 8062b05 | 2014-06-07 05:10:49 +0300 | [diff] [blame] | 45 | aemif_init(ARRAY_SIZE(aemif_configs), aemif_configs); |
Vitaly Andrianov | bbf8ac2 | 2015-09-19 16:26:43 +0530 | [diff] [blame] | 46 | if (ddr3_size) |
| 47 | ddr3_init_ecc(KS2_DDR3A_EMIF_CTRL_BASE, ddr3_size); |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 48 | return 0; |
| 49 | } |
| 50 | |
Hao Zhang | 8e697a0 | 2014-07-09 23:44:46 +0300 | [diff] [blame] | 51 | int board_init(void) |
| 52 | { |
Nishanth Menon | 842649d | 2015-07-22 18:05:43 -0500 | [diff] [blame] | 53 | gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100; |
Hao Zhang | 8e697a0 | 2014-07-09 23:44:46 +0300 | [diff] [blame] | 54 | |
| 55 | return 0; |
| 56 | } |
Karicheri, Muralidharan | 657f6b5 | 2014-04-01 15:01:13 -0400 | [diff] [blame] | 57 | |
Hao Zhang | 8e697a0 | 2014-07-09 23:44:46 +0300 | [diff] [blame] | 58 | #ifdef CONFIG_DRIVER_TI_KEYSTONE_NET |
Karicheri, Muralidharan | 657f6b5 | 2014-04-01 15:01:13 -0400 | [diff] [blame] | 59 | int get_eth_env_param(char *env_name) |
| 60 | { |
| 61 | char *env; |
Hao Zhang | 8e697a0 | 2014-07-09 23:44:46 +0300 | [diff] [blame] | 62 | int res = -1; |
Karicheri, Muralidharan | 657f6b5 | 2014-04-01 15:01:13 -0400 | [diff] [blame] | 63 | |
| 64 | env = getenv(env_name); |
| 65 | if (env) |
| 66 | res = simple_strtol(env, NULL, 0); |
| 67 | |
| 68 | return res; |
| 69 | } |
| 70 | |
| 71 | int board_eth_init(bd_t *bis) |
| 72 | { |
Hao Zhang | 8e697a0 | 2014-07-09 23:44:46 +0300 | [diff] [blame] | 73 | int j; |
| 74 | int res; |
| 75 | int port_num; |
| 76 | char link_type_name[32]; |
Karicheri, Muralidharan | 657f6b5 | 2014-04-01 15:01:13 -0400 | [diff] [blame] | 77 | |
Vitaly Andrianov | cafc8f4 | 2015-09-19 16:26:52 +0530 | [diff] [blame] | 78 | if (cpu_is_k2g()) |
| 79 | writel(KS2_ETHERNET_RGMII, KS2_ETHERNET_CFG); |
| 80 | |
Khoronzhuk, Ivan | 238de85 | 2014-09-29 22:17:24 +0300 | [diff] [blame] | 81 | /* By default, select PA PLL clock as PA clock source */ |
Vitaly Andrianov | cafc8f4 | 2015-09-19 16:26:52 +0530 | [diff] [blame] | 82 | #ifndef CONFIG_SOC_K2G |
Khoronzhuk, Ivan | 238de85 | 2014-09-29 22:17:24 +0300 | [diff] [blame] | 83 | if (psc_enable_module(KS2_LPSC_PA)) |
| 84 | return -1; |
Vitaly Andrianov | cafc8f4 | 2015-09-19 16:26:52 +0530 | [diff] [blame] | 85 | #endif |
Khoronzhuk, Ivan | 238de85 | 2014-09-29 22:17:24 +0300 | [diff] [blame] | 86 | if (psc_enable_module(KS2_LPSC_CPGMAC)) |
| 87 | return -1; |
| 88 | if (psc_enable_module(KS2_LPSC_CRYPTO)) |
| 89 | return -1; |
| 90 | |
Lokesh Vutla | da18b18 | 2015-10-08 11:31:47 +0530 | [diff] [blame] | 91 | if (cpu_is_k2e() || cpu_is_k2l()) |
| 92 | pll_pa_clk_sel(); |
| 93 | |
Hao Zhang | 8e697a0 | 2014-07-09 23:44:46 +0300 | [diff] [blame] | 94 | port_num = get_num_eth_ports(); |
| 95 | |
| 96 | for (j = 0; j < port_num; j++) { |
Karicheri, Muralidharan | 657f6b5 | 2014-04-01 15:01:13 -0400 | [diff] [blame] | 97 | sprintf(link_type_name, "sgmii%d_link_type", j); |
| 98 | res = get_eth_env_param(link_type_name); |
| 99 | if (res >= 0) |
| 100 | eth_priv_cfg[j].sgmii_link_type = res; |
| 101 | |
| 102 | keystone2_emac_initialize(ð_priv_cfg[j]); |
| 103 | } |
| 104 | |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 105 | return 0; |
| 106 | } |
| 107 | #endif |
| 108 | |
Hao Zhang | 9594820 | 2014-10-22 16:32:31 +0300 | [diff] [blame] | 109 | #ifdef CONFIG_SPL_BUILD |
| 110 | void spl_board_init(void) |
| 111 | { |
| 112 | spl_init_keystone_plls(); |
| 113 | preloader_console_init(); |
| 114 | } |
| 115 | |
| 116 | u32 spl_boot_device(void) |
| 117 | { |
| 118 | #if defined(CONFIG_SPL_SPI_LOAD) |
| 119 | return BOOT_DEVICE_SPI; |
| 120 | #else |
| 121 | puts("Unknown boot device\n"); |
| 122 | hang(); |
| 123 | #endif |
| 124 | } |
| 125 | #endif |
| 126 | |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 127 | #if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP) |
Simon Glass | 2aec3cc | 2014-10-23 18:58:47 -0600 | [diff] [blame] | 128 | int ft_board_setup(void *blob, bd_t *bd) |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 129 | { |
Hao Zhang | 8e697a0 | 2014-07-09 23:44:46 +0300 | [diff] [blame] | 130 | int lpae; |
| 131 | char *env; |
| 132 | char *endp; |
| 133 | int nbanks; |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 134 | u64 size[2]; |
Hao Zhang | 8e697a0 | 2014-07-09 23:44:46 +0300 | [diff] [blame] | 135 | u64 start[2]; |
Hao Zhang | 8e697a0 | 2014-07-09 23:44:46 +0300 | [diff] [blame] | 136 | int nodeoffset; |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 137 | u32 ddr3a_size; |
Hao Zhang | 8e697a0 | 2014-07-09 23:44:46 +0300 | [diff] [blame] | 138 | int unitrd_fixup = 0; |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 139 | |
| 140 | env = getenv("mem_lpae"); |
| 141 | lpae = env && simple_strtol(env, NULL, 0); |
Murali Karicheri | 1b84532 | 2014-07-09 23:44:45 +0300 | [diff] [blame] | 142 | env = getenv("uinitrd_fixup"); |
| 143 | unitrd_fixup = env && simple_strtol(env, NULL, 0); |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 144 | |
| 145 | ddr3a_size = 0; |
| 146 | if (lpae) { |
| 147 | env = getenv("ddr3a_size"); |
| 148 | if (env) |
| 149 | ddr3a_size = simple_strtol(env, NULL, 10); |
| 150 | if ((ddr3a_size != 8) && (ddr3a_size != 4)) |
| 151 | ddr3a_size = 0; |
| 152 | } |
| 153 | |
| 154 | nbanks = 1; |
| 155 | start[0] = bd->bi_dram[0].start; |
| 156 | size[0] = bd->bi_dram[0].size; |
| 157 | |
| 158 | /* adjust memory start address for LPAE */ |
| 159 | if (lpae) { |
Hao Zhang | 8e697a0 | 2014-07-09 23:44:46 +0300 | [diff] [blame] | 160 | start[0] -= CONFIG_SYS_SDRAM_BASE; |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 161 | start[0] += CONFIG_SYS_LPAE_SDRAM_BASE; |
| 162 | } |
| 163 | |
| 164 | if ((size[0] == 0x80000000) && (ddr3a_size != 0)) { |
| 165 | size[1] = ((u64)ddr3a_size - 2) << 30; |
| 166 | start[1] = 0x880000000; |
| 167 | nbanks++; |
| 168 | } |
| 169 | |
| 170 | /* reserve memory at start of bank */ |
Khoronzhuk, Ivan | 46e6517 | 2014-11-04 20:48:47 +0200 | [diff] [blame] | 171 | env = getenv("mem_reserve_head"); |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 172 | if (env) { |
| 173 | start[0] += ustrtoul(env, &endp, 0); |
| 174 | size[0] -= ustrtoul(env, &endp, 0); |
| 175 | } |
| 176 | |
Khoronzhuk, Ivan | 46e6517 | 2014-11-04 20:48:47 +0200 | [diff] [blame] | 177 | env = getenv("mem_reserve"); |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 178 | if (env) |
| 179 | size[0] -= ustrtoul(env, &endp, 0); |
| 180 | |
| 181 | fdt_fixup_memory_banks(blob, start, size, nbanks); |
| 182 | |
| 183 | /* Fix up the initrd */ |
Murali Karicheri | 1b84532 | 2014-07-09 23:44:45 +0300 | [diff] [blame] | 184 | if (lpae && unitrd_fixup) { |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 185 | int err; |
Hao Zhang | 8e697a0 | 2014-07-09 23:44:46 +0300 | [diff] [blame] | 186 | u32 *prop1, *prop2; |
| 187 | u64 initrd_start, initrd_end; |
Murali Karicheri | 1b84532 | 2014-07-09 23:44:45 +0300 | [diff] [blame] | 188 | |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 189 | nodeoffset = fdt_path_offset(blob, "/chosen"); |
| 190 | if (nodeoffset >= 0) { |
| 191 | prop1 = (u32 *)fdt_getprop(blob, nodeoffset, |
| 192 | "linux,initrd-start", NULL); |
| 193 | prop2 = (u32 *)fdt_getprop(blob, nodeoffset, |
| 194 | "linux,initrd-end", NULL); |
| 195 | if (prop1 && prop2) { |
| 196 | initrd_start = __be32_to_cpu(*prop1); |
Hao Zhang | 8e697a0 | 2014-07-09 23:44:46 +0300 | [diff] [blame] | 197 | initrd_start -= CONFIG_SYS_SDRAM_BASE; |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 198 | initrd_start += CONFIG_SYS_LPAE_SDRAM_BASE; |
| 199 | initrd_start = __cpu_to_be64(initrd_start); |
| 200 | initrd_end = __be32_to_cpu(*prop2); |
Hao Zhang | 8e697a0 | 2014-07-09 23:44:46 +0300 | [diff] [blame] | 201 | initrd_end -= CONFIG_SYS_SDRAM_BASE; |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 202 | initrd_end += CONFIG_SYS_LPAE_SDRAM_BASE; |
| 203 | initrd_end = __cpu_to_be64(initrd_end); |
| 204 | |
| 205 | err = fdt_delprop(blob, nodeoffset, |
| 206 | "linux,initrd-start"); |
| 207 | if (err < 0) |
| 208 | puts("error deleting initrd-start\n"); |
| 209 | |
| 210 | err = fdt_delprop(blob, nodeoffset, |
| 211 | "linux,initrd-end"); |
| 212 | if (err < 0) |
| 213 | puts("error deleting initrd-end\n"); |
| 214 | |
| 215 | err = fdt_setprop(blob, nodeoffset, |
| 216 | "linux,initrd-start", |
| 217 | &initrd_start, |
| 218 | sizeof(initrd_start)); |
| 219 | if (err < 0) |
| 220 | puts("error adding initrd-start\n"); |
| 221 | |
| 222 | err = fdt_setprop(blob, nodeoffset, |
| 223 | "linux,initrd-end", |
| 224 | &initrd_end, |
| 225 | sizeof(initrd_end)); |
| 226 | if (err < 0) |
| 227 | puts("error adding linux,initrd-end\n"); |
| 228 | } |
| 229 | } |
| 230 | } |
Simon Glass | 2aec3cc | 2014-10-23 18:58:47 -0600 | [diff] [blame] | 231 | |
| 232 | return 0; |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 233 | } |
| 234 | |
| 235 | void ft_board_setup_ex(void *blob, bd_t *bd) |
| 236 | { |
Hao Zhang | 8e697a0 | 2014-07-09 23:44:46 +0300 | [diff] [blame] | 237 | int lpae; |
| 238 | u64 size; |
| 239 | char *env; |
| 240 | u64 *reserve_start; |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 241 | |
| 242 | env = getenv("mem_lpae"); |
| 243 | lpae = env && simple_strtol(env, NULL, 0); |
| 244 | |
| 245 | if (lpae) { |
| 246 | /* |
| 247 | * the initrd and other reserved memory areas are |
| 248 | * embedded in in the DTB itslef. fix up these addresses |
| 249 | * to 36 bit format |
| 250 | */ |
| 251 | reserve_start = (u64 *)((char *)blob + |
| 252 | fdt_off_mem_rsvmap(blob)); |
| 253 | while (1) { |
| 254 | *reserve_start = __cpu_to_be64(*reserve_start); |
| 255 | size = __cpu_to_be64(*(reserve_start + 1)); |
| 256 | if (size) { |
Hao Zhang | 8e697a0 | 2014-07-09 23:44:46 +0300 | [diff] [blame] | 257 | *reserve_start -= CONFIG_SYS_SDRAM_BASE; |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 258 | *reserve_start += |
| 259 | CONFIG_SYS_LPAE_SDRAM_BASE; |
| 260 | *reserve_start = |
| 261 | __cpu_to_be64(*reserve_start); |
| 262 | } else { |
| 263 | break; |
| 264 | } |
| 265 | reserve_start += 2; |
| 266 | } |
| 267 | } |
Vitaly Andrianov | 1917301 | 2014-10-22 17:47:58 +0300 | [diff] [blame] | 268 | |
| 269 | ddr3_check_ecc_int(KS2_DDR3A_EMIF_CTRL_BASE); |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 270 | } |
| 271 | #endif |