blob: e546c1d73fd2eeb853c44159b0d3a2627df9009c [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0 */
Stephen Warren1ce3d542016-05-12 13:32:56 -06002/*
3 * Copyright (c) 2013-2016, NVIDIA CORPORATION.
Stephen Warren1ce3d542016-05-12 13:32:56 -06004 */
5
6#ifndef _P2771_0000_H
7#define _P2771_0000_H
8
9#include <linux/sizes.h>
10
11#include "tegra186-common.h"
12
13/* High-level configuration options */
14#define CONFIG_TEGRA_BOARD_STRING "NVIDIA P2771-0000"
15
Stephen Warren1ce3d542016-05-12 13:32:56 -060016/* Environment in eMMC, at the end of 2nd "boot sector" */
Stephen Warren1ce3d542016-05-12 13:32:56 -060017#define CONFIG_SYS_MMC_ENV_DEV 0
18#define CONFIG_SYS_MMC_ENV_PART 2
19#define CONFIG_ENV_OFFSET (-CONFIG_ENV_SIZE)
20
Stephen Warren571d12a2018-01-08 17:41:25 -070021#define BOARD_EXTRA_ENV_SETTINGS \
22 "calculated_vars=kernel_addr_r fdt_addr_r scriptaddr pxefile_addr_r " \
23 "ramdisk_addr_r\0" \
24 "kernel_addr_r_align=00200000\0" \
25 "kernel_addr_r_offset=00080000\0" \
26 "kernel_addr_r_size=02000000\0" \
27 "kernel_addr_r_aliases=loadaddr\0" \
28 "fdt_addr_r_align=00200000\0" \
29 "fdt_addr_r_offset=00000000\0" \
30 "fdt_addr_r_size=00200000\0" \
31 "scriptaddr_align=00200000\0" \
32 "scriptaddr_offset=00000000\0" \
33 "scriptaddr_size=00200000\0" \
34 "pxefile_addr_r_align=00200000\0" \
35 "pxefile_addr_r_offset=00000000\0" \
36 "pxefile_addr_r_size=00200000\0" \
37 "ramdisk_addr_r_align=00200000\0" \
38 "ramdisk_addr_r_offset=00000000\0" \
39 "ramdisk_addr_r_size=02000000\0"
40
Stephen Warren1ce3d542016-05-12 13:32:56 -060041#include "tegra-common-post.h"
42
43/* Crystal is 38.4MHz. clk_m runs at half that rate */
44#define COUNTER_FREQUENCY 19200000
45
Stephen Warren1ce3d542016-05-12 13:32:56 -060046#endif