blob: 907bd0d032f7b5c7ac25276b69fc5afbdc799d0c [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Stefan Roese03915772014-10-22 12:13:18 +02002/*
Stefan Roese114bba62015-12-03 12:39:45 +01003 * Copyright (C) 2014-2015 Stefan Roese <sr@denx.de>
Stefan Roese03915772014-10-22 12:13:18 +02004 */
5
6#ifndef _CONFIG_DB_MV7846MP_GP_H
7#define _CONFIG_DB_MV7846MP_GP_H
8
9/*
10 * High Level Configuration Options (easy to change)
11 */
Stefan Roesef3679a32015-01-19 11:33:46 +010012#define CONFIG_DB_784MP_GP /* Board target name for DDR training */
13
Stefan Roese3dbf35c2015-08-06 14:27:36 +020014/*
15 * TEXT_BASE needs to be below 16MiB, since this area is scrubbed
16 * for DDR ECC byte filling in the SPL before loading the main
17 * U-Boot into it.
18 */
Stefan Roese03915772014-10-22 12:13:18 +020019#define CONFIG_SYS_TCLK 250000000 /* 250MHz */
20
Stefan Roese03915772014-10-22 12:13:18 +020021/* I2C */
22#define CONFIG_SYS_I2C
23#define CONFIG_SYS_I2C_MVTWSI
Paul Kocialkowski2fae3e72015-04-10 23:09:51 +020024#define CONFIG_I2C_MVTWSI_BASE0 MVEBU_TWSI_BASE
Stefan Roese03915772014-10-22 12:13:18 +020025#define CONFIG_SYS_I2C_SLAVE 0x0
26#define CONFIG_SYS_I2C_SPEED 100000
27
Stefan Roese58613c72015-07-22 18:05:43 +020028/* USB/EHCI configuration */
Stefan Roese58613c72015-07-22 18:05:43 +020029#define CONFIG_EHCI_IS_TDI
Anton Schubert11b8ebf2015-07-23 15:02:09 +020030#define CONFIG_USB_MAX_CONTROLLER_COUNT 3
Stefan Roese58613c72015-07-22 18:05:43 +020031
Stefan Roese03915772014-10-22 12:13:18 +020032/* Environment in SPI NOR flash */
Stefan Roese03915772014-10-22 12:13:18 +020033#define CONFIG_ENV_OFFSET (1 << 20) /* 1MiB in */
34#define CONFIG_ENV_SIZE (64 << 10) /* 64KiB */
35#define CONFIG_ENV_SECT_SIZE (64 << 10) /* 64KiB sectors */
36
Stefan Roese03915772014-10-22 12:13:18 +020037#define PHY_ANEG_TIMEOUT 8000 /* PHY needs a longer aneg time */
Stefan Roese03915772014-10-22 12:13:18 +020038
Anton Schubert3ceae9e2015-07-15 14:50:05 +020039/* SATA support */
Stefan Roese114bba62015-12-03 12:39:45 +010040#define CONFIG_SYS_SATA_MAX_DEVICE 2
Stefan Roese114bba62015-12-03 12:39:45 +010041#define CONFIG_LBA48
Anton Schubert3ceae9e2015-07-15 14:50:05 +020042
Stefan Roese7d865292015-08-11 09:36:15 +020043/* PCIe support */
Stefan Roese83097cf2015-11-25 07:37:00 +010044#ifndef CONFIG_SPL_BUILD
Stefan Roese7d865292015-08-11 09:36:15 +020045#define CONFIG_PCI_SCAN_SHOW
Stefan Roese83097cf2015-11-25 07:37:00 +010046#endif
Stefan Roese7d865292015-08-11 09:36:15 +020047
Stefan Roese645949b2015-07-23 10:26:18 +020048/* NAND */
Stefan Roese645949b2015-07-23 10:26:18 +020049#define CONFIG_SYS_NAND_ONFI_DETECTION
50
Stefan Roese03915772014-10-22 12:13:18 +020051/*
52 * mv-common.h should be defined after CMD configs since it used them
53 * to enable certain macros
54 */
55#include "mv-common.h"
56
Stefan Roesef3679a32015-01-19 11:33:46 +010057/*
58 * Memory layout while starting into the bin_hdr via the
59 * BootROM:
60 *
61 * 0x4000.4000 - 0x4003.4000 headers space (192KiB)
62 * 0x4000.4030 bin_hdr start address
63 * 0x4003.4000 - 0x4004.7c00 BootROM memory allocations (15KiB)
64 * 0x4007.fffc BootROM stack top
65 *
66 * The address space between 0x4007.fffc and 0x400f.fff is not locked in
67 * L2 cache thus cannot be used.
68 */
69
70/* SPL */
71/* Defines for SPL */
Stefan Roesef3679a32015-01-19 11:33:46 +010072#define CONFIG_SPL_MAX_SIZE ((128 << 10) - 0x4030)
73
74#define CONFIG_SPL_BSS_START_ADDR (0x40000000 + (128 << 10))
75#define CONFIG_SPL_BSS_MAX_SIZE (16 << 10)
76
Stefan Roese83097cf2015-11-25 07:37:00 +010077#ifdef CONFIG_SPL_BUILD
78#define CONFIG_SYS_MALLOC_SIMPLE
79#endif
Stefan Roesef3679a32015-01-19 11:33:46 +010080
81#define CONFIG_SPL_STACK (0x40000000 + ((192 - 16) << 10))
82#define CONFIG_SPL_BOOTROM_SAVE (CONFIG_SPL_STACK + 4)
83
Stefan Roesef3679a32015-01-19 11:33:46 +010084/* SPL related SPI defines */
Stefan Roesef69c0332015-08-03 12:13:09 +020085#define CONFIG_SYS_U_BOOT_OFFS CONFIG_SYS_SPI_U_BOOT_OFFS
Stefan Roesef3679a32015-01-19 11:33:46 +010086
87/* Enable DDR support in SPL (DDR3 training from Marvell bin_hdr) */
Stefan Roesef3679a32015-01-19 11:33:46 +010088#define CONFIG_SPD_EEPROM 0x4e
Stefan Roeseff7ad172015-12-10 15:02:38 +010089#define CONFIG_BOARD_ECC_SUPPORT /* this board supports ECC */
Stefan Roesef3679a32015-01-19 11:33:46 +010090
Stefan Roese03915772014-10-22 12:13:18 +020091#endif /* _CONFIG_DB_MV7846MP_GP_H */