Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 2 | /* |
Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 3 | * Copyright 2014 Freescale Semiconductor, Inc. |
| 4 | */ |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 5 | |
| 6 | #ifndef __CONFIG_H |
| 7 | #define __CONFIG_H |
| 8 | |
| 9 | /* |
vijay rai | 27cdc77 | 2014-03-31 11:46:34 +0530 | [diff] [blame] | 10 | * T104x RDB board configuration file |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 11 | */ |
Prabhakar Kushwaha | c4c10d1 | 2014-10-29 22:33:09 +0530 | [diff] [blame] | 12 | #include <asm/config_mpc85xx.h> |
| 13 | |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 14 | #ifdef CONFIG_RAMBOOT_PBL |
Sumit Garg | afaca2a | 2016-07-14 12:27:52 -0400 | [diff] [blame] | 15 | |
| 16 | #ifndef CONFIG_SECURE_BOOT |
Prabhakar Kushwaha | c8d8e1a | 2014-04-08 19:13:56 +0530 | [diff] [blame] | 17 | #define CONFIG_SYS_FSL_PBL_PBI $(SRCTREE)/board/freescale/t104xrdb/t104x_pbi.cfg |
Sumit Garg | afaca2a | 2016-07-14 12:27:52 -0400 | [diff] [blame] | 18 | #else |
| 19 | #define CONFIG_SYS_FSL_PBL_PBI \ |
| 20 | $(SRCTREE)/board/freescale/t104xrdb/t104x_pbi_sb.cfg |
| 21 | #endif |
| 22 | |
Prabhakar Kushwaha | c8d8e1a | 2014-04-08 19:13:56 +0530 | [diff] [blame] | 23 | #define CONFIG_SPL_FLUSH_IMAGE |
Prabhakar Kushwaha | c8d8e1a | 2014-04-08 19:13:56 +0530 | [diff] [blame] | 24 | #define CONFIG_SPL_TEXT_BASE 0xFFFD8000 |
| 25 | #define CONFIG_SPL_PAD_TO 0x40000 |
| 26 | #define CONFIG_SPL_MAX_SIZE 0x28000 |
| 27 | #ifdef CONFIG_SPL_BUILD |
| 28 | #define CONFIG_SPL_SKIP_RELOCATE |
| 29 | #define CONFIG_SPL_COMMON_INIT_DDR |
| 30 | #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 31 | #endif |
Prabhakar Kushwaha | c8d8e1a | 2014-04-08 19:13:56 +0530 | [diff] [blame] | 32 | #define RESET_VECTOR_OFFSET 0x27FFC |
| 33 | #define BOOT_PAGE_OFFSET 0x27000 |
| 34 | |
| 35 | #ifdef CONFIG_NAND |
Sumit Garg | afaca2a | 2016-07-14 12:27:52 -0400 | [diff] [blame] | 36 | #ifdef CONFIG_SECURE_BOOT |
| 37 | #define CONFIG_U_BOOT_HDR_SIZE (16 << 10) |
| 38 | /* |
| 39 | * HDR would be appended at end of image and copied to DDR along |
| 40 | * with U-Boot image. |
| 41 | */ |
| 42 | #define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) + \ |
| 43 | CONFIG_U_BOOT_HDR_SIZE) |
| 44 | #else |
Prabhakar Kushwaha | c8d8e1a | 2014-04-08 19:13:56 +0530 | [diff] [blame] | 45 | #define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10) |
Sumit Garg | afaca2a | 2016-07-14 12:27:52 -0400 | [diff] [blame] | 46 | #endif |
Tang Yuantian | 25ccd5d | 2014-07-23 17:27:53 +0800 | [diff] [blame] | 47 | #define CONFIG_SYS_NAND_U_BOOT_DST 0x30000000 |
| 48 | #define CONFIG_SYS_NAND_U_BOOT_START 0x30000000 |
Prabhakar Kushwaha | c8d8e1a | 2014-04-08 19:13:56 +0530 | [diff] [blame] | 49 | #define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10) |
| 50 | #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds" |
York Sun | 37cdf5d | 2016-11-18 13:31:27 -0800 | [diff] [blame] | 51 | #ifdef CONFIG_TARGET_T1040RDB |
Zhao Qiang | 55107dc | 2016-09-08 12:55:32 +0800 | [diff] [blame] | 52 | #define CONFIG_SYS_FSL_PBL_RCW \ |
| 53 | $(SRCTREE)/board/freescale/t104xrdb/t1040_nand_rcw.cfg |
| 54 | #endif |
York Sun | e9c8dcf | 2016-11-18 13:44:00 -0800 | [diff] [blame] | 55 | #ifdef CONFIG_TARGET_T1042RDB_PI |
Zhao Qiang | 55107dc | 2016-09-08 12:55:32 +0800 | [diff] [blame] | 56 | #define CONFIG_SYS_FSL_PBL_RCW \ |
| 57 | $(SRCTREE)/board/freescale/t104xrdb/t1042_pi_nand_rcw.cfg |
| 58 | #endif |
York Sun | 5e47155 | 2016-11-21 11:08:49 -0800 | [diff] [blame] | 59 | #ifdef CONFIG_TARGET_T1042RDB |
Zhao Qiang | 55107dc | 2016-09-08 12:55:32 +0800 | [diff] [blame] | 60 | #define CONFIG_SYS_FSL_PBL_RCW \ |
| 61 | $(SRCTREE)/board/freescale/t104xrdb/t1042_nand_rcw.cfg |
| 62 | #endif |
York Sun | 2c15601 | 2016-11-21 10:46:53 -0800 | [diff] [blame] | 63 | #ifdef CONFIG_TARGET_T1040D4RDB |
Zhao Qiang | 55107dc | 2016-09-08 12:55:32 +0800 | [diff] [blame] | 64 | #define CONFIG_SYS_FSL_PBL_RCW \ |
| 65 | $(SRCTREE)/board/freescale/t104xrdb/t1040d4_nand_rcw.cfg |
| 66 | #endif |
York Sun | d08610d | 2016-11-21 11:04:34 -0800 | [diff] [blame] | 67 | #ifdef CONFIG_TARGET_T1042D4RDB |
Zhao Qiang | 55107dc | 2016-09-08 12:55:32 +0800 | [diff] [blame] | 68 | #define CONFIG_SYS_FSL_PBL_RCW \ |
| 69 | $(SRCTREE)/board/freescale/t104xrdb/t1042d4_nand_rcw.cfg |
| 70 | #endif |
Prabhakar Kushwaha | c8d8e1a | 2014-04-08 19:13:56 +0530 | [diff] [blame] | 71 | #define CONFIG_SPL_NAND_BOOT |
| 72 | #endif |
| 73 | |
| 74 | #ifdef CONFIG_SPIFLASH |
Tang Yuantian | 25ccd5d | 2014-07-23 17:27:53 +0800 | [diff] [blame] | 75 | #define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC |
Prabhakar Kushwaha | c8d8e1a | 2014-04-08 19:13:56 +0530 | [diff] [blame] | 76 | #define CONFIG_SPL_SPI_FLASH_MINIMAL |
| 77 | #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10) |
Tang Yuantian | 25ccd5d | 2014-07-23 17:27:53 +0800 | [diff] [blame] | 78 | #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x30000000) |
| 79 | #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x30000000) |
Prabhakar Kushwaha | c8d8e1a | 2014-04-08 19:13:56 +0530 | [diff] [blame] | 80 | #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10) |
| 81 | #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds" |
| 82 | #ifndef CONFIG_SPL_BUILD |
| 83 | #define CONFIG_SYS_MPC85XX_NO_RESETVEC |
| 84 | #endif |
York Sun | 37cdf5d | 2016-11-18 13:31:27 -0800 | [diff] [blame] | 85 | #ifdef CONFIG_TARGET_T1040RDB |
Zhao Qiang | 55107dc | 2016-09-08 12:55:32 +0800 | [diff] [blame] | 86 | #define CONFIG_SYS_FSL_PBL_RCW \ |
| 87 | $(SRCTREE)/board/freescale/t104xrdb/t1040_spi_rcw.cfg |
| 88 | #endif |
York Sun | e9c8dcf | 2016-11-18 13:44:00 -0800 | [diff] [blame] | 89 | #ifdef CONFIG_TARGET_T1042RDB_PI |
Zhao Qiang | 55107dc | 2016-09-08 12:55:32 +0800 | [diff] [blame] | 90 | #define CONFIG_SYS_FSL_PBL_RCW \ |
| 91 | $(SRCTREE)/board/freescale/t104xrdb/t1042_pi_spi_rcw.cfg |
| 92 | #endif |
York Sun | 5e47155 | 2016-11-21 11:08:49 -0800 | [diff] [blame] | 93 | #ifdef CONFIG_TARGET_T1042RDB |
Zhao Qiang | 55107dc | 2016-09-08 12:55:32 +0800 | [diff] [blame] | 94 | #define CONFIG_SYS_FSL_PBL_RCW \ |
| 95 | $(SRCTREE)/board/freescale/t104xrdb/t1042_spi_rcw.cfg |
| 96 | #endif |
York Sun | 2c15601 | 2016-11-21 10:46:53 -0800 | [diff] [blame] | 97 | #ifdef CONFIG_TARGET_T1040D4RDB |
Zhao Qiang | 55107dc | 2016-09-08 12:55:32 +0800 | [diff] [blame] | 98 | #define CONFIG_SYS_FSL_PBL_RCW \ |
| 99 | $(SRCTREE)/board/freescale/t104xrdb/t1040d4_spi_rcw.cfg |
| 100 | #endif |
York Sun | d08610d | 2016-11-21 11:04:34 -0800 | [diff] [blame] | 101 | #ifdef CONFIG_TARGET_T1042D4RDB |
Zhao Qiang | 55107dc | 2016-09-08 12:55:32 +0800 | [diff] [blame] | 102 | #define CONFIG_SYS_FSL_PBL_RCW \ |
| 103 | $(SRCTREE)/board/freescale/t104xrdb/t1042d4_spi_rcw.cfg |
| 104 | #endif |
Prabhakar Kushwaha | c8d8e1a | 2014-04-08 19:13:56 +0530 | [diff] [blame] | 105 | #define CONFIG_SPL_SPI_BOOT |
| 106 | #endif |
| 107 | |
| 108 | #ifdef CONFIG_SDCARD |
Tang Yuantian | 25ccd5d | 2014-07-23 17:27:53 +0800 | [diff] [blame] | 109 | #define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC |
Prabhakar Kushwaha | c8d8e1a | 2014-04-08 19:13:56 +0530 | [diff] [blame] | 110 | #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10) |
Tang Yuantian | 25ccd5d | 2014-07-23 17:27:53 +0800 | [diff] [blame] | 111 | #define CONFIG_SYS_MMC_U_BOOT_DST (0x30000000) |
| 112 | #define CONFIG_SYS_MMC_U_BOOT_START (0x30000000) |
Prabhakar Kushwaha | c8d8e1a | 2014-04-08 19:13:56 +0530 | [diff] [blame] | 113 | #define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10) |
| 114 | #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds" |
| 115 | #ifndef CONFIG_SPL_BUILD |
| 116 | #define CONFIG_SYS_MPC85XX_NO_RESETVEC |
| 117 | #endif |
York Sun | 37cdf5d | 2016-11-18 13:31:27 -0800 | [diff] [blame] | 118 | #ifdef CONFIG_TARGET_T1040RDB |
Zhao Qiang | 55107dc | 2016-09-08 12:55:32 +0800 | [diff] [blame] | 119 | #define CONFIG_SYS_FSL_PBL_RCW \ |
| 120 | $(SRCTREE)/board/freescale/t104xrdb/t1040_sd_rcw.cfg |
| 121 | #endif |
York Sun | e9c8dcf | 2016-11-18 13:44:00 -0800 | [diff] [blame] | 122 | #ifdef CONFIG_TARGET_T1042RDB_PI |
Zhao Qiang | 55107dc | 2016-09-08 12:55:32 +0800 | [diff] [blame] | 123 | #define CONFIG_SYS_FSL_PBL_RCW \ |
| 124 | $(SRCTREE)/board/freescale/t104xrdb/t1042_pi_sd_rcw.cfg |
| 125 | #endif |
York Sun | 5e47155 | 2016-11-21 11:08:49 -0800 | [diff] [blame] | 126 | #ifdef CONFIG_TARGET_T1042RDB |
Zhao Qiang | 55107dc | 2016-09-08 12:55:32 +0800 | [diff] [blame] | 127 | #define CONFIG_SYS_FSL_PBL_RCW \ |
| 128 | $(SRCTREE)/board/freescale/t104xrdb/t1042_sd_rcw.cfg |
| 129 | #endif |
York Sun | 2c15601 | 2016-11-21 10:46:53 -0800 | [diff] [blame] | 130 | #ifdef CONFIG_TARGET_T1040D4RDB |
Zhao Qiang | 55107dc | 2016-09-08 12:55:32 +0800 | [diff] [blame] | 131 | #define CONFIG_SYS_FSL_PBL_RCW \ |
| 132 | $(SRCTREE)/board/freescale/t104xrdb/t1040d4_sd_rcw.cfg |
| 133 | #endif |
York Sun | d08610d | 2016-11-21 11:04:34 -0800 | [diff] [blame] | 134 | #ifdef CONFIG_TARGET_T1042D4RDB |
Zhao Qiang | 55107dc | 2016-09-08 12:55:32 +0800 | [diff] [blame] | 135 | #define CONFIG_SYS_FSL_PBL_RCW \ |
| 136 | $(SRCTREE)/board/freescale/t104xrdb/t1042d4_sd_rcw.cfg |
| 137 | #endif |
Prabhakar Kushwaha | c8d8e1a | 2014-04-08 19:13:56 +0530 | [diff] [blame] | 138 | #define CONFIG_SPL_MMC_BOOT |
| 139 | #endif |
| 140 | |
| 141 | #endif |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 142 | |
| 143 | /* High Level Configuration Options */ |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 144 | #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */ |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 145 | |
Tang Yuantian | 856b5f3 | 2014-04-17 15:33:45 +0800 | [diff] [blame] | 146 | /* support deep sleep */ |
| 147 | #define CONFIG_DEEP_SLEEP |
Tang Yuantian | 856b5f3 | 2014-04-17 15:33:45 +0800 | [diff] [blame] | 148 | |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 149 | #ifndef CONFIG_RESET_VECTOR_ADDRESS |
| 150 | #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc |
| 151 | #endif |
| 152 | |
| 153 | #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */ |
York Sun | fe84507 | 2016-12-28 08:43:45 -0800 | [diff] [blame] | 154 | #define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 155 | #define CONFIG_PCI_INDIRECT_BRIDGE |
Robert P. J. Day | a809981 | 2016-05-03 19:52:49 -0400 | [diff] [blame] | 156 | #define CONFIG_PCIE1 /* PCIE controller 1 */ |
| 157 | #define CONFIG_PCIE2 /* PCIE controller 2 */ |
| 158 | #define CONFIG_PCIE3 /* PCIE controller 3 */ |
| 159 | #define CONFIG_PCIE4 /* PCIE controller 4 */ |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 160 | |
| 161 | #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ |
| 162 | #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ |
| 163 | |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 164 | #define CONFIG_ENV_OVERWRITE |
| 165 | |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 166 | #if defined(CONFIG_SPIFLASH) |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 167 | #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ |
| 168 | #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ |
| 169 | #define CONFIG_ENV_SECT_SIZE 0x10000 |
| 170 | #elif defined(CONFIG_SDCARD) |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 171 | #define CONFIG_SYS_MMC_ENV_DEV 0 |
| 172 | #define CONFIG_ENV_SIZE 0x2000 |
Prabhakar Kushwaha | c8d8e1a | 2014-04-08 19:13:56 +0530 | [diff] [blame] | 173 | #define CONFIG_ENV_OFFSET (512 * 0x800) |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 174 | #elif defined(CONFIG_NAND) |
Sumit Garg | afaca2a | 2016-07-14 12:27:52 -0400 | [diff] [blame] | 175 | #ifdef CONFIG_SECURE_BOOT |
| 176 | #define CONFIG_RAMBOOT_NAND |
| 177 | #define CONFIG_BOOTSCRIPT_COPY_RAM |
| 178 | #endif |
Prabhakar Kushwaha | c8d8e1a | 2014-04-08 19:13:56 +0530 | [diff] [blame] | 179 | #define CONFIG_ENV_SIZE 0x2000 |
Prabhakar Kushwaha | f203656 | 2014-01-14 11:34:26 +0530 | [diff] [blame] | 180 | #define CONFIG_ENV_OFFSET (3 * CONFIG_SYS_NAND_BLOCK_SIZE) |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 181 | #else |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 182 | #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) |
| 183 | #define CONFIG_ENV_SIZE 0x2000 |
| 184 | #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ |
| 185 | #endif |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 186 | |
| 187 | #define CONFIG_SYS_CLK_FREQ 100000000 |
| 188 | #define CONFIG_DDR_CLK_FREQ 66666666 |
| 189 | |
| 190 | /* |
| 191 | * These can be toggled for performance analysis, otherwise use default. |
| 192 | */ |
| 193 | #define CONFIG_SYS_CACHE_STASHING |
| 194 | #define CONFIG_BACKSIDE_L2_CACHE |
| 195 | #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E |
| 196 | #define CONFIG_BTB /* toggle branch predition */ |
| 197 | #define CONFIG_DDR_ECC |
| 198 | #ifdef CONFIG_DDR_ECC |
| 199 | #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER |
| 200 | #define CONFIG_MEM_INIT_VALUE 0xdeadbeef |
| 201 | #endif |
| 202 | |
| 203 | #define CONFIG_ENABLE_36BIT_PHYS |
| 204 | |
| 205 | #define CONFIG_ADDR_MAP |
| 206 | #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */ |
| 207 | |
| 208 | #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ |
| 209 | #define CONFIG_SYS_MEMTEST_END 0x00400000 |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 210 | |
| 211 | /* |
| 212 | * Config the L3 Cache as L3 SRAM |
| 213 | */ |
| 214 | #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000 |
Sumit Garg | afaca2a | 2016-07-14 12:27:52 -0400 | [diff] [blame] | 215 | /* |
| 216 | * For Secure Boot CONFIG_SYS_INIT_L3_ADDR will be redefined and hence |
| 217 | * Physical address (CONFIG_SYS_INIT_L3_ADDR) and virtual address |
| 218 | * (CONFIG_SYS_INIT_L3_VADDR) will be different. |
| 219 | */ |
| 220 | #define CONFIG_SYS_INIT_L3_VADDR 0xFFFC0000 |
Prabhakar Kushwaha | c8d8e1a | 2014-04-08 19:13:56 +0530 | [diff] [blame] | 221 | #define CONFIG_SYS_L3_SIZE 256 << 10 |
Sumit Garg | afaca2a | 2016-07-14 12:27:52 -0400 | [diff] [blame] | 222 | #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_VADDR + 32 * 1024) |
Prabhakar Kushwaha | c8d8e1a | 2014-04-08 19:13:56 +0530 | [diff] [blame] | 223 | #ifdef CONFIG_RAMBOOT_PBL |
| 224 | #define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024) |
| 225 | #endif |
| 226 | #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024) |
| 227 | #define CONFIG_SPL_RELOC_MALLOC_SIZE (30 << 10) |
| 228 | #define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024) |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 229 | |
| 230 | #define CONFIG_SYS_DCSRBAR 0xf0000000 |
| 231 | #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull |
| 232 | |
| 233 | /* |
| 234 | * DDR Setup |
| 235 | */ |
| 236 | #define CONFIG_VERY_BIG_RAM |
| 237 | #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 |
| 238 | #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE |
| 239 | |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 240 | #define CONFIG_DIMM_SLOTS_PER_CTLR 1 |
Priyanka Jain | 37e7f6a | 2014-02-26 09:38:37 +0530 | [diff] [blame] | 241 | #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 242 | |
| 243 | #define CONFIG_DDR_SPD |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 244 | |
| 245 | #define CONFIG_SYS_SPD_BUS_NUM 0 |
| 246 | #define SPD_EEPROM_ADDRESS 0x51 |
| 247 | |
| 248 | #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */ |
| 249 | |
| 250 | /* |
| 251 | * IFC Definitions |
| 252 | */ |
| 253 | #define CONFIG_SYS_FLASH_BASE 0xe8000000 |
| 254 | #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE) |
| 255 | |
| 256 | #define CONFIG_SYS_NOR_CSPR_EXT (0xf) |
| 257 | #define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE) | \ |
| 258 | CSPR_PORT_SIZE_16 | \ |
| 259 | CSPR_MSEL_NOR | \ |
| 260 | CSPR_V) |
| 261 | #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024) |
Sandeep Singh | 4fb16a1 | 2014-06-05 18:49:57 +0530 | [diff] [blame] | 262 | |
| 263 | /* |
| 264 | * TDM Definition |
| 265 | */ |
| 266 | #define T1040_TDM_QUIRK_CCSR_BASE 0xfe000000 |
| 267 | |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 268 | /* NOR Flash Timing Params */ |
| 269 | #define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80 |
| 270 | #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \ |
| 271 | FTIM0_NOR_TEADC(0x5) | \ |
| 272 | FTIM0_NOR_TEAHC(0x5)) |
| 273 | #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ |
| 274 | FTIM1_NOR_TRAD_NOR(0x1A) |\ |
| 275 | FTIM1_NOR_TSEQRAD_NOR(0x13)) |
| 276 | #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \ |
| 277 | FTIM2_NOR_TCH(0x4) | \ |
| 278 | FTIM2_NOR_TWPH(0x0E) | \ |
| 279 | FTIM2_NOR_TWP(0x1c)) |
| 280 | #define CONFIG_SYS_NOR_FTIM3 0x0 |
| 281 | |
| 282 | #define CONFIG_SYS_FLASH_QUIET_TEST |
| 283 | #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ |
| 284 | |
| 285 | #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ |
| 286 | #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ |
| 287 | #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ |
| 288 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ |
| 289 | |
| 290 | #define CONFIG_SYS_FLASH_EMPTY_INFO |
| 291 | #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS} |
| 292 | |
| 293 | /* CPLD on IFC */ |
Prabhakar Kushwaha | e5e6633 | 2014-04-03 16:50:05 +0530 | [diff] [blame] | 294 | #define CPLD_LBMAP_MASK 0x3F |
| 295 | #define CPLD_BANK_SEL_MASK 0x07 |
| 296 | #define CPLD_BANK_OVERRIDE 0x40 |
| 297 | #define CPLD_LBMAP_ALTBANK 0x44 /* BANK OR | BANK 4 */ |
| 298 | #define CPLD_LBMAP_DFLTBANK 0x40 /* BANK OR | BANK0 */ |
| 299 | #define CPLD_LBMAP_RESET 0xFF |
| 300 | #define CPLD_LBMAP_SHIFT 0x03 |
Priyanka Jain | e7597fe | 2015-06-05 15:29:02 +0530 | [diff] [blame] | 301 | |
York Sun | e9c8dcf | 2016-11-18 13:44:00 -0800 | [diff] [blame] | 302 | #if defined(CONFIG_TARGET_T1042RDB_PI) |
Jason Jin | dd6377a | 2014-03-19 10:47:56 +0800 | [diff] [blame] | 303 | #define CPLD_DIU_SEL_DFP 0x80 |
York Sun | d08610d | 2016-11-21 11:04:34 -0800 | [diff] [blame] | 304 | #elif defined(CONFIG_TARGET_T1042D4RDB) |
Priyanka Jain | e7597fe | 2015-06-05 15:29:02 +0530 | [diff] [blame] | 305 | #define CPLD_DIU_SEL_DFP 0xc0 |
Jason Jin | dd6377a | 2014-03-19 10:47:56 +0800 | [diff] [blame] | 306 | #endif |
Prabhakar Kushwaha | e5e6633 | 2014-04-03 16:50:05 +0530 | [diff] [blame] | 307 | |
York Sun | 2c15601 | 2016-11-21 10:46:53 -0800 | [diff] [blame] | 308 | #if defined(CONFIG_TARGET_T1040D4RDB) |
Priyanka Jain | e7597fe | 2015-06-05 15:29:02 +0530 | [diff] [blame] | 309 | #define CPLD_INT_MASK_ALL 0xFF |
| 310 | #define CPLD_INT_MASK_THERM 0x80 |
| 311 | #define CPLD_INT_MASK_DVI_DFP 0x40 |
| 312 | #define CPLD_INT_MASK_QSGMII1 0x20 |
| 313 | #define CPLD_INT_MASK_QSGMII2 0x10 |
| 314 | #define CPLD_INT_MASK_SGMI1 0x08 |
| 315 | #define CPLD_INT_MASK_SGMI2 0x04 |
| 316 | #define CPLD_INT_MASK_TDMR1 0x02 |
| 317 | #define CPLD_INT_MASK_TDMR2 0x01 |
| 318 | #endif |
| 319 | |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 320 | #define CONFIG_SYS_CPLD_BASE 0xffdf0000 |
| 321 | #define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE) |
Priyanka Jain | 9495ef3 | 2014-01-27 14:07:11 +0530 | [diff] [blame] | 322 | #define CONFIG_SYS_CSPR2_EXT (0xf) |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 323 | #define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \ |
| 324 | | CSPR_PORT_SIZE_8 \ |
| 325 | | CSPR_MSEL_GPCM \ |
| 326 | | CSPR_V) |
| 327 | #define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024) |
| 328 | #define CONFIG_SYS_CSOR2 0x0 |
| 329 | /* CPLD Timing parameters for IFC CS2 */ |
| 330 | #define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \ |
| 331 | FTIM0_GPCM_TEADC(0x0e) | \ |
| 332 | FTIM0_GPCM_TEAHC(0x0e)) |
| 333 | #define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \ |
| 334 | FTIM1_GPCM_TRAD(0x1f)) |
| 335 | #define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \ |
Shaohui Xie | c2bc460 | 2014-06-26 14:41:33 +0800 | [diff] [blame] | 336 | FTIM2_GPCM_TCH(0x8) | \ |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 337 | FTIM2_GPCM_TWP(0x1f)) |
| 338 | #define CONFIG_SYS_CS2_FTIM3 0x0 |
| 339 | |
| 340 | /* NAND Flash on IFC */ |
| 341 | #define CONFIG_NAND_FSL_IFC |
| 342 | #define CONFIG_SYS_NAND_BASE 0xff800000 |
| 343 | #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE) |
| 344 | |
| 345 | #define CONFIG_SYS_NAND_CSPR_EXT (0xf) |
| 346 | #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ |
| 347 | | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \ |
| 348 | | CSPR_MSEL_NAND /* MSEL = NAND */ \ |
| 349 | | CSPR_V) |
| 350 | #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024) |
| 351 | |
| 352 | #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ |
| 353 | | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ |
| 354 | | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ |
| 355 | | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \ |
| 356 | | CSOR_NAND_PGS_4K /* Page Size = 4K */ \ |
| 357 | | CSOR_NAND_SPRZ_224/* Spare size = 224 */ \ |
| 358 | | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/ |
| 359 | |
| 360 | #define CONFIG_SYS_NAND_ONFI_DETECTION |
| 361 | |
| 362 | /* ONFI NAND Flash mode0 Timing Params */ |
| 363 | #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \ |
| 364 | FTIM0_NAND_TWP(0x18) | \ |
| 365 | FTIM0_NAND_TWCHT(0x07) | \ |
| 366 | FTIM0_NAND_TWH(0x0a)) |
| 367 | #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \ |
| 368 | FTIM1_NAND_TWBE(0x39) | \ |
| 369 | FTIM1_NAND_TRR(0x0e) | \ |
| 370 | FTIM1_NAND_TRP(0x18)) |
| 371 | #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \ |
| 372 | FTIM2_NAND_TREH(0x0a) | \ |
| 373 | FTIM2_NAND_TWHRE(0x1e)) |
| 374 | #define CONFIG_SYS_NAND_FTIM3 0x0 |
| 375 | |
| 376 | #define CONFIG_SYS_NAND_DDR_LAW 11 |
| 377 | #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } |
| 378 | #define CONFIG_SYS_MAX_NAND_DEVICE 1 |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 379 | |
| 380 | #define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024) |
| 381 | |
| 382 | #if defined(CONFIG_NAND) |
| 383 | #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT |
| 384 | #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR |
| 385 | #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK |
| 386 | #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR |
| 387 | #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0 |
| 388 | #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1 |
| 389 | #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2 |
| 390 | #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3 |
| 391 | #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR_CSPR_EXT |
| 392 | #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR |
| 393 | #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK |
| 394 | #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR |
| 395 | #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 |
| 396 | #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 |
| 397 | #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 |
| 398 | #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 |
| 399 | #else |
| 400 | #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR_CSPR_EXT |
| 401 | #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR |
| 402 | #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK |
| 403 | #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR |
| 404 | #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 |
| 405 | #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 |
| 406 | #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 |
| 407 | #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 |
| 408 | #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT |
| 409 | #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR |
| 410 | #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK |
| 411 | #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR |
| 412 | #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0 |
| 413 | #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1 |
| 414 | #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2 |
| 415 | #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3 |
| 416 | #endif |
| 417 | |
Prabhakar Kushwaha | c8d8e1a | 2014-04-08 19:13:56 +0530 | [diff] [blame] | 418 | #ifdef CONFIG_SPL_BUILD |
| 419 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE |
| 420 | #else |
| 421 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ |
| 422 | #endif |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 423 | |
| 424 | #if defined(CONFIG_RAMBOOT_PBL) |
| 425 | #define CONFIG_SYS_RAMBOOT |
| 426 | #endif |
| 427 | |
Prabhakar Kushwaha | c4c10d1 | 2014-10-29 22:33:09 +0530 | [diff] [blame] | 428 | #ifdef CONFIG_SYS_FSL_ERRATUM_A008044 |
| 429 | #if defined(CONFIG_NAND) |
| 430 | #define CONFIG_A008044_WORKAROUND |
| 431 | #endif |
| 432 | #endif |
| 433 | |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 434 | #define CONFIG_HWCONFIG |
| 435 | |
| 436 | /* define to use L1 as initial stack */ |
| 437 | #define CONFIG_L1_INIT_RAM |
| 438 | #define CONFIG_SYS_INIT_RAM_LOCK |
| 439 | #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */ |
| 440 | #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf |
York Sun | ee7b483 | 2015-08-17 13:31:51 -0700 | [diff] [blame] | 441 | #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000 |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 442 | /* The assembler doesn't like typecast */ |
| 443 | #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \ |
| 444 | ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \ |
| 445 | CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW) |
| 446 | #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 |
| 447 | |
| 448 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \ |
| 449 | GENERATED_GBL_DATA_SIZE) |
| 450 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
| 451 | |
Prabhakar Kushwaha | f402731 | 2014-03-31 15:31:48 +0530 | [diff] [blame] | 452 | #define CONFIG_SYS_MONITOR_LEN (768 * 1024) |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 453 | #define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024) |
| 454 | |
| 455 | /* Serial Port - controlled on board with jumper J8 |
| 456 | * open - index 2 |
| 457 | * shorted - index 1 |
| 458 | */ |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 459 | #define CONFIG_SYS_NS16550_SERIAL |
| 460 | #define CONFIG_SYS_NS16550_REG_SIZE 1 |
| 461 | #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2) |
| 462 | |
| 463 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
| 464 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} |
| 465 | |
| 466 | #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500) |
| 467 | #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600) |
| 468 | #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500) |
| 469 | #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600) |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 470 | |
York Sun | d08610d | 2016-11-21 11:04:34 -0800 | [diff] [blame] | 471 | #if defined(CONFIG_TARGET_T1042RDB_PI) || defined(CONFIG_TARGET_T1042D4RDB) |
Jason Jin | dd6377a | 2014-03-19 10:47:56 +0800 | [diff] [blame] | 472 | /* Video */ |
| 473 | #define CONFIG_FSL_DIU_FB |
| 474 | |
| 475 | #ifdef CONFIG_FSL_DIU_FB |
| 476 | #define CONFIG_FSL_DIU_CH7301 |
| 477 | #define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x180000) |
Jason Jin | dd6377a | 2014-03-19 10:47:56 +0800 | [diff] [blame] | 478 | #define CONFIG_VIDEO_LOGO |
| 479 | #define CONFIG_VIDEO_BMP_LOGO |
| 480 | #endif |
| 481 | #endif |
| 482 | |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 483 | /* I2C */ |
| 484 | #define CONFIG_SYS_I2C |
| 485 | #define CONFIG_SYS_I2C_FSL /* Use FSL common I2C driver */ |
| 486 | #define CONFIG_SYS_FSL_I2C_SPEED 400000 /* I2C speed in Hz */ |
Shengzhou Liu | f7ce895 | 2014-07-07 12:17:47 +0800 | [diff] [blame] | 487 | #define CONFIG_SYS_FSL_I2C2_SPEED 400000 |
| 488 | #define CONFIG_SYS_FSL_I2C3_SPEED 400000 |
| 489 | #define CONFIG_SYS_FSL_I2C4_SPEED 400000 |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 490 | #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 491 | #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F |
Shengzhou Liu | f7ce895 | 2014-07-07 12:17:47 +0800 | [diff] [blame] | 492 | #define CONFIG_SYS_FSL_I2C3_SLAVE 0x7F |
| 493 | #define CONFIG_SYS_FSL_I2C4_SLAVE 0x7F |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 494 | #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000 |
Shengzhou Liu | f7ce895 | 2014-07-07 12:17:47 +0800 | [diff] [blame] | 495 | #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100 |
| 496 | #define CONFIG_SYS_FSL_I2C3_OFFSET 0x119000 |
| 497 | #define CONFIG_SYS_FSL_I2C4_OFFSET 0x119100 |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 498 | |
| 499 | /* I2C bus multiplexer */ |
| 500 | #define I2C_MUX_PCA_ADDR 0x70 |
| 501 | #define I2C_MUX_CH_DEFAULT 0x8 |
vijay rai | 27cdc77 | 2014-03-31 11:46:34 +0530 | [diff] [blame] | 502 | |
York Sun | 097aa60 | 2016-11-21 11:25:26 -0800 | [diff] [blame] | 503 | #if defined(CONFIG_TARGET_T1042RDB_PI) || \ |
| 504 | defined(CONFIG_TARGET_T1040D4RDB) || \ |
| 505 | defined(CONFIG_TARGET_T1042D4RDB) |
Jason Jin | dd6377a | 2014-03-19 10:47:56 +0800 | [diff] [blame] | 506 | /* LDI/DVI Encoder for display */ |
| 507 | #define CONFIG_SYS_I2C_LDI_ADDR 0x38 |
| 508 | #define CONFIG_SYS_I2C_DVI_ADDR 0x75 |
| 509 | |
vijay rai | 27cdc77 | 2014-03-31 11:46:34 +0530 | [diff] [blame] | 510 | /* |
| 511 | * RTC configuration |
| 512 | */ |
| 513 | #define RTC |
| 514 | #define CONFIG_RTC_DS1337 1 |
| 515 | #define CONFIG_SYS_I2C_RTC_ADDR 0x68 |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 516 | |
vijay rai | 27cdc77 | 2014-03-31 11:46:34 +0530 | [diff] [blame] | 517 | /*DVI encoder*/ |
| 518 | #define CONFIG_HDMI_ENCODER_I2C_ADDR 0x75 |
| 519 | #endif |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 520 | |
| 521 | /* |
| 522 | * eSPI - Enhanced SPI |
| 523 | */ |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 524 | #define CONFIG_SF_DEFAULT_SPEED 10000000 |
| 525 | #define CONFIG_SF_DEFAULT_MODE 0 |
Priyanka Jain | 9495ef3 | 2014-01-27 14:07:11 +0530 | [diff] [blame] | 526 | #define CONFIG_ENV_SPI_BUS 0 |
| 527 | #define CONFIG_ENV_SPI_CS 0 |
| 528 | #define CONFIG_ENV_SPI_MAX_HZ 10000000 |
| 529 | #define CONFIG_ENV_SPI_MODE 0 |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 530 | |
| 531 | /* |
| 532 | * General PCI |
| 533 | * Memory space is mapped 1-1, but I/O space must start from 0. |
| 534 | */ |
| 535 | |
| 536 | #ifdef CONFIG_PCI |
| 537 | /* controller 1, direct to uli, tgtid 3, Base address 20000 */ |
| 538 | #ifdef CONFIG_PCIE1 |
| 539 | #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 |
| 540 | #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000 |
| 541 | #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull |
| 542 | #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */ |
| 543 | #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000 |
| 544 | #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 |
| 545 | #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull |
| 546 | #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ |
| 547 | #endif |
| 548 | |
| 549 | /* controller 2, Slot 2, tgtid 2, Base address 201000 */ |
| 550 | #ifdef CONFIG_PCIE2 |
| 551 | #define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000 |
| 552 | #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000 |
| 553 | #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull |
| 554 | #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */ |
| 555 | #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000 |
| 556 | #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 |
| 557 | #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull |
| 558 | #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ |
| 559 | #endif |
| 560 | |
| 561 | /* controller 3, Slot 1, tgtid 1, Base address 202000 */ |
| 562 | #ifdef CONFIG_PCIE3 |
| 563 | #define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000 |
| 564 | #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000 |
| 565 | #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull |
| 566 | #define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */ |
| 567 | #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000 |
| 568 | #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 |
| 569 | #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull |
| 570 | #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */ |
| 571 | #endif |
| 572 | |
| 573 | /* controller 4, Base address 203000 */ |
| 574 | #ifdef CONFIG_PCIE4 |
| 575 | #define CONFIG_SYS_PCIE4_MEM_VIRT 0xb0000000 |
| 576 | #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000 |
| 577 | #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc30000000ull |
| 578 | #define CONFIG_SYS_PCIE4_MEM_SIZE 0x10000000 /* 256M */ |
| 579 | #define CONFIG_SYS_PCIE4_IO_VIRT 0xf8030000 |
| 580 | #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000 |
| 581 | #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull |
| 582 | #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */ |
| 583 | #endif |
| 584 | |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 585 | #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 586 | #endif /* CONFIG_PCI */ |
| 587 | |
| 588 | /* SATA */ |
| 589 | #define CONFIG_FSL_SATA_V2 |
| 590 | #ifdef CONFIG_FSL_SATA_V2 |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 591 | #define CONFIG_SYS_SATA_MAX_DEVICE 1 |
| 592 | #define CONFIG_SATA1 |
| 593 | #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR |
| 594 | #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA |
| 595 | |
| 596 | #define CONFIG_LBA48 |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 597 | #endif |
| 598 | |
| 599 | /* |
| 600 | * USB |
| 601 | */ |
| 602 | #define CONFIG_HAS_FSL_DR_USB |
| 603 | |
| 604 | #ifdef CONFIG_HAS_FSL_DR_USB |
Tom Rini | ceed5d2 | 2017-05-12 22:33:27 -0400 | [diff] [blame] | 605 | #ifdef CONFIG_USB_EHCI_HCD |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 606 | #define CONFIG_USB_EHCI_FSL |
| 607 | #define CONFIG_EHCI_HCD_INIT_AFTER_RESET |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 608 | #endif |
| 609 | #endif |
| 610 | |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 611 | #ifdef CONFIG_MMC |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 612 | #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 613 | #endif |
| 614 | |
| 615 | /* Qman/Bman */ |
| 616 | #ifndef CONFIG_NOBQFMAN |
Jeffrey Ladouceur | f9c3974 | 2014-12-03 18:08:43 -0500 | [diff] [blame] | 617 | #define CONFIG_SYS_BMAN_NUM_PORTALS 10 |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 618 | #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000 |
| 619 | #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull |
| 620 | #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000 |
Jeffrey Ladouceur | ff2c646 | 2014-12-08 14:54:01 -0500 | [diff] [blame] | 621 | #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000 |
| 622 | #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000 |
| 623 | #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE |
| 624 | #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) |
| 625 | #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \ |
| 626 | CONFIG_SYS_BMAN_CENA_SIZE) |
| 627 | #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) |
| 628 | #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08 |
Jeffrey Ladouceur | f9c3974 | 2014-12-03 18:08:43 -0500 | [diff] [blame] | 629 | #define CONFIG_SYS_QMAN_NUM_PORTALS 10 |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 630 | #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000 |
| 631 | #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull |
| 632 | #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000 |
Jeffrey Ladouceur | ff2c646 | 2014-12-08 14:54:01 -0500 | [diff] [blame] | 633 | #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000 |
| 634 | #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000 |
| 635 | #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE |
| 636 | #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) |
| 637 | #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \ |
| 638 | CONFIG_SYS_QMAN_CENA_SIZE) |
| 639 | #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) |
| 640 | #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08 |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 641 | |
| 642 | #define CONFIG_SYS_DPAA_FMAN |
| 643 | #define CONFIG_SYS_DPAA_PME |
| 644 | |
Zhao Qiang | 3c49424 | 2014-03-14 10:11:03 +0800 | [diff] [blame] | 645 | #define CONFIG_QE |
| 646 | #define CONFIG_U_QE |
| 647 | |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 648 | /* Default address of microcode for the Linux Fman driver */ |
| 649 | #if defined(CONFIG_SPIFLASH) |
| 650 | /* |
| 651 | * env is stored at 0x100000, sector size is 0x10000, ucode is stored after |
| 652 | * env, so we got 0x110000. |
| 653 | */ |
| 654 | #define CONFIG_SYS_QE_FW_IN_SPIFLASH |
Zhao Qiang | 83a9084 | 2014-03-21 16:21:44 +0800 | [diff] [blame] | 655 | #define CONFIG_SYS_FMAN_FW_ADDR 0x110000 |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 656 | #elif defined(CONFIG_SDCARD) |
| 657 | /* |
| 658 | * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is |
Prabhakar Kushwaha | c8d8e1a | 2014-04-08 19:13:56 +0530 | [diff] [blame] | 659 | * about 1MB (2048 blocks), Env is stored after the image, and the env size is |
| 660 | * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080. |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 661 | */ |
| 662 | #define CONFIG_SYS_QE_FMAN_FW_IN_MMC |
Prabhakar Kushwaha | c8d8e1a | 2014-04-08 19:13:56 +0530 | [diff] [blame] | 663 | #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820) |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 664 | #elif defined(CONFIG_NAND) |
| 665 | #define CONFIG_SYS_QE_FMAN_FW_IN_NAND |
Prabhakar Kushwaha | c8d8e1a | 2014-04-08 19:13:56 +0530 | [diff] [blame] | 666 | #define CONFIG_SYS_FMAN_FW_ADDR (5 * CONFIG_SYS_NAND_BLOCK_SIZE) |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 667 | #else |
| 668 | #define CONFIG_SYS_QE_FMAN_FW_IN_NOR |
Zhao Qiang | 83a9084 | 2014-03-21 16:21:44 +0800 | [diff] [blame] | 669 | #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000 |
Prabhakar Kushwaha | c8d8e1a | 2014-04-08 19:13:56 +0530 | [diff] [blame] | 670 | #endif |
| 671 | |
Prabhakar Kushwaha | c8d8e1a | 2014-04-08 19:13:56 +0530 | [diff] [blame] | 672 | #if defined(CONFIG_SPIFLASH) |
| 673 | #define CONFIG_SYS_QE_FW_ADDR 0x130000 |
| 674 | #elif defined(CONFIG_SDCARD) |
| 675 | #define CONFIG_SYS_QE_FW_ADDR (512 * 0x920) |
| 676 | #elif defined(CONFIG_NAND) |
| 677 | #define CONFIG_SYS_QE_FW_ADDR (7 * CONFIG_SYS_NAND_BLOCK_SIZE) |
| 678 | #else |
Zhao Qiang | 3c49424 | 2014-03-14 10:11:03 +0800 | [diff] [blame] | 679 | #define CONFIG_SYS_QE_FW_ADDR 0xEFF10000 |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 680 | #endif |
Prabhakar Kushwaha | c8d8e1a | 2014-04-08 19:13:56 +0530 | [diff] [blame] | 681 | |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 682 | #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 |
| 683 | #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) |
| 684 | #endif /* CONFIG_NOBQFMAN */ |
| 685 | |
| 686 | #ifdef CONFIG_SYS_DPAA_FMAN |
| 687 | #define CONFIG_FMAN_ENET |
| 688 | #define CONFIG_PHY_VITESSE |
| 689 | #define CONFIG_PHY_REALTEK |
| 690 | #endif |
| 691 | |
| 692 | #ifdef CONFIG_FMAN_ENET |
York Sun | 5e47155 | 2016-11-21 11:08:49 -0800 | [diff] [blame] | 693 | #if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1042RDB) |
Priyanka Jain | e7597fe | 2015-06-05 15:29:02 +0530 | [diff] [blame] | 694 | #define CONFIG_SYS_SGMII1_PHY_ADDR 0x03 |
York Sun | 2c15601 | 2016-11-21 10:46:53 -0800 | [diff] [blame] | 695 | #elif defined(CONFIG_TARGET_T1040D4RDB) |
Codrin Ciubotariu | d456ea1 | 2015-10-12 16:33:13 +0300 | [diff] [blame] | 696 | #define CONFIG_SYS_SGMII1_PHY_ADDR 0x01 |
York Sun | d08610d | 2016-11-21 11:04:34 -0800 | [diff] [blame] | 697 | #elif defined(CONFIG_TARGET_T1042D4RDB) |
Priyanka Jain | e7597fe | 2015-06-05 15:29:02 +0530 | [diff] [blame] | 698 | #define CONFIG_SYS_SGMII1_PHY_ADDR 0x02 |
| 699 | #define CONFIG_SYS_SGMII2_PHY_ADDR 0x03 |
| 700 | #define CONFIG_SYS_SGMII3_PHY_ADDR 0x01 |
| 701 | #endif |
| 702 | |
York Sun | 097aa60 | 2016-11-21 11:25:26 -0800 | [diff] [blame] | 703 | #if defined(CONFIG_TARGET_T1040D4RDB) || defined(CONFIG_TARGET_T1042D4RDB) |
Priyanka Jain | e7597fe | 2015-06-05 15:29:02 +0530 | [diff] [blame] | 704 | #define CONFIG_SYS_RGMII1_PHY_ADDR 0x04 |
| 705 | #define CONFIG_SYS_RGMII2_PHY_ADDR 0x05 |
| 706 | #else |
| 707 | #define CONFIG_SYS_RGMII1_PHY_ADDR 0x01 |
| 708 | #define CONFIG_SYS_RGMII2_PHY_ADDR 0x02 |
vijay rai | 27cdc77 | 2014-03-31 11:46:34 +0530 | [diff] [blame] | 709 | #endif |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 710 | |
Codrin Ciubotariu | b29e5e2 | 2015-01-21 11:54:12 +0200 | [diff] [blame] | 711 | /* Enable VSC9953 L2 Switch driver on T1040 SoC */ |
York Sun | 37cdf5d | 2016-11-18 13:31:27 -0800 | [diff] [blame] | 712 | #if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1040D4RDB) |
Codrin Ciubotariu | b29e5e2 | 2015-01-21 11:54:12 +0200 | [diff] [blame] | 713 | #define CONFIG_VSC9953 |
York Sun | 37cdf5d | 2016-11-18 13:31:27 -0800 | [diff] [blame] | 714 | #ifdef CONFIG_TARGET_T1040RDB |
Codrin Ciubotariu | b29e5e2 | 2015-01-21 11:54:12 +0200 | [diff] [blame] | 715 | #define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x04 |
| 716 | #define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x08 |
Priyanka Jain | e7597fe | 2015-06-05 15:29:02 +0530 | [diff] [blame] | 717 | #else |
| 718 | #define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x08 |
| 719 | #define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x0c |
| 720 | #endif |
Codrin Ciubotariu | b29e5e2 | 2015-01-21 11:54:12 +0200 | [diff] [blame] | 721 | #endif |
| 722 | |
Priyanka Jain | 29b426b | 2014-01-30 11:30:04 +0530 | [diff] [blame] | 723 | #define CONFIG_ETHPRIME "FM1@DTSEC4" |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 724 | #endif |
| 725 | |
| 726 | /* |
| 727 | * Environment |
| 728 | */ |
| 729 | #define CONFIG_LOADS_ECHO /* echo on for serial download */ |
| 730 | #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ |
| 731 | |
| 732 | /* |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 733 | * Miscellaneous configurable options |
| 734 | */ |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 735 | #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 736 | |
| 737 | /* |
| 738 | * For booting Linux, the board info and command line data |
| 739 | * have to be in the first 64 MB of memory, since this is |
| 740 | * the maximum mapped by the Linux kernel during initialization. |
| 741 | */ |
| 742 | #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/ |
| 743 | #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ |
| 744 | |
| 745 | #ifdef CONFIG_CMD_KGDB |
| 746 | #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 747 | #endif |
| 748 | |
| 749 | /* |
Prabhakar Kushwaha | 3d1b4bf | 2014-04-02 17:26:23 +0530 | [diff] [blame] | 750 | * Dynamic MTD Partition support with mtdparts |
| 751 | */ |
Prabhakar Kushwaha | 3d1b4bf | 2014-04-02 17:26:23 +0530 | [diff] [blame] | 752 | |
| 753 | /* |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 754 | * Environment Configuration |
| 755 | */ |
| 756 | #define CONFIG_ROOTPATH "/opt/nfsroot" |
| 757 | #define CONFIG_BOOTFILE "uImage" |
| 758 | #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/ |
| 759 | |
| 760 | /* default location for tftp and bootm */ |
| 761 | #define CONFIG_LOADADDR 1000000 |
| 762 | |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 763 | #define __USB_PHY_TYPE utmi |
vijay rai | 6eb8e0c | 2014-08-19 12:46:53 +0530 | [diff] [blame] | 764 | #define RAMDISKFILE "t104xrdb/ramdisk.uboot" |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 765 | |
York Sun | 37cdf5d | 2016-11-18 13:31:27 -0800 | [diff] [blame] | 766 | #ifdef CONFIG_TARGET_T1040RDB |
vijay rai | 27cdc77 | 2014-03-31 11:46:34 +0530 | [diff] [blame] | 767 | #define FDTFILE "t1040rdb/t1040rdb.dtb" |
York Sun | e9c8dcf | 2016-11-18 13:44:00 -0800 | [diff] [blame] | 768 | #elif defined(CONFIG_TARGET_T1042RDB_PI) |
vijay rai | 6eb8e0c | 2014-08-19 12:46:53 +0530 | [diff] [blame] | 769 | #define FDTFILE "t1042rdb_pi/t1042rdb_pi.dtb" |
York Sun | 5e47155 | 2016-11-21 11:08:49 -0800 | [diff] [blame] | 770 | #elif defined(CONFIG_TARGET_T1042RDB) |
vijay rai | 6eb8e0c | 2014-08-19 12:46:53 +0530 | [diff] [blame] | 771 | #define FDTFILE "t1042rdb/t1042rdb.dtb" |
York Sun | 2c15601 | 2016-11-21 10:46:53 -0800 | [diff] [blame] | 772 | #elif defined(CONFIG_TARGET_T1040D4RDB) |
Priyanka Jain | e7597fe | 2015-06-05 15:29:02 +0530 | [diff] [blame] | 773 | #define FDTFILE "t1042rdb/t1040d4rdb.dtb" |
York Sun | d08610d | 2016-11-21 11:04:34 -0800 | [diff] [blame] | 774 | #elif defined(CONFIG_TARGET_T1042D4RDB) |
Priyanka Jain | e7597fe | 2015-06-05 15:29:02 +0530 | [diff] [blame] | 775 | #define FDTFILE "t1042rdb/t1042d4rdb.dtb" |
vijay rai | 27cdc77 | 2014-03-31 11:46:34 +0530 | [diff] [blame] | 776 | #endif |
| 777 | |
Jason Jin | dd6377a | 2014-03-19 10:47:56 +0800 | [diff] [blame] | 778 | #ifdef CONFIG_FSL_DIU_FB |
| 779 | #define DIU_ENVIRONMENT "video-mode=fslfb:1024x768-32@60,monitor=dvi" |
| 780 | #else |
| 781 | #define DIU_ENVIRONMENT |
| 782 | #endif |
| 783 | |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 784 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
Priyanka Jain | 9495ef3 | 2014-01-27 14:07:11 +0530 | [diff] [blame] | 785 | "hwconfig=fsl_ddr:bank_intlv=cs0_cs1;" \ |
| 786 | "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\ |
| 787 | "usb2:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\ |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 788 | "netdev=eth0\0" \ |
Jason Jin | dd6377a | 2014-03-19 10:47:56 +0800 | [diff] [blame] | 789 | "video-mode=" __stringify(DIU_ENVIRONMENT) "\0" \ |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 790 | "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ |
| 791 | "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \ |
| 792 | "tftpflash=tftpboot $loadaddr $uboot && " \ |
| 793 | "protect off $ubootaddr +$filesize && " \ |
| 794 | "erase $ubootaddr +$filesize && " \ |
| 795 | "cp.b $loadaddr $ubootaddr $filesize && " \ |
| 796 | "protect on $ubootaddr +$filesize && " \ |
| 797 | "cmp.b $loadaddr $ubootaddr $filesize\0" \ |
| 798 | "consoledev=ttyS0\0" \ |
| 799 | "ramdiskaddr=2000000\0" \ |
vijay rai | 27cdc77 | 2014-03-31 11:46:34 +0530 | [diff] [blame] | 800 | "ramdiskfile=" __stringify(RAMDISKFILE) "\0" \ |
Scott Wood | b7f4b85 | 2016-07-19 17:52:06 -0500 | [diff] [blame] | 801 | "fdtaddr=1e00000\0" \ |
vijay rai | 27cdc77 | 2014-03-31 11:46:34 +0530 | [diff] [blame] | 802 | "fdtfile=" __stringify(FDTFILE) "\0" \ |
Kim Phillips | 1dedccc | 2014-05-14 19:33:45 -0500 | [diff] [blame] | 803 | "bdev=sda3\0" |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 804 | |
| 805 | #define CONFIG_LINUX \ |
| 806 | "setenv bootargs root=/dev/ram rw " \ |
| 807 | "console=$consoledev,$baudrate $othbootargs;" \ |
| 808 | "setenv ramdiskaddr 0x02000000;" \ |
| 809 | "setenv fdtaddr 0x00c00000;" \ |
| 810 | "setenv loadaddr 0x1000000;" \ |
| 811 | "bootm $loadaddr $ramdiskaddr $fdtaddr" |
| 812 | |
| 813 | #define CONFIG_HDBOOT \ |
| 814 | "setenv bootargs root=/dev/$bdev rw " \ |
| 815 | "console=$consoledev,$baudrate $othbootargs;" \ |
| 816 | "tftp $loadaddr $bootfile;" \ |
| 817 | "tftp $fdtaddr $fdtfile;" \ |
| 818 | "bootm $loadaddr - $fdtaddr" |
| 819 | |
| 820 | #define CONFIG_NFSBOOTCOMMAND \ |
| 821 | "setenv bootargs root=/dev/nfs rw " \ |
| 822 | "nfsroot=$serverip:$rootpath " \ |
| 823 | "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ |
| 824 | "console=$consoledev,$baudrate $othbootargs;" \ |
| 825 | "tftp $loadaddr $bootfile;" \ |
| 826 | "tftp $fdtaddr $fdtfile;" \ |
| 827 | "bootm $loadaddr - $fdtaddr" |
| 828 | |
| 829 | #define CONFIG_RAMBOOTCOMMAND \ |
| 830 | "setenv bootargs root=/dev/ram rw " \ |
| 831 | "console=$consoledev,$baudrate $othbootargs;" \ |
| 832 | "tftp $ramdiskaddr $ramdiskfile;" \ |
| 833 | "tftp $loadaddr $bootfile;" \ |
| 834 | "tftp $fdtaddr $fdtfile;" \ |
| 835 | "bootm $loadaddr $ramdiskaddr $fdtaddr" |
| 836 | |
| 837 | #define CONFIG_BOOTCOMMAND CONFIG_LINUX |
| 838 | |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 839 | #include <asm/fsl_secure_boot.h> |
Aneesh Bansal | 962021a | 2016-01-22 16:37:22 +0530 | [diff] [blame] | 840 | |
Priyanka Jain | 8b1a60e | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 841 | #endif /* __CONFIG_H */ |