blob: 88565d91da7ba6a1beeca1a1edf5fc66e730defd [file] [log] [blame]
Matthias Fuchs2108cd32008-01-17 10:52:30 +01001/*
2 * (C) Copyright 2008
3 * Matthias Fuchs, esd gmbh, matthias.fuchs@esd-electronics.com
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
Wolfgang Denk0191e472010-10-26 14:34:52 +020024#include <asm-offsets.h>
Matthias Fuchs2108cd32008-01-17 10:52:30 +010025#include <ppc_asm.tmpl>
Peter Tyser133c0fe2010-04-12 22:28:07 -050026#include <asm/mmu.h>
Matthias Fuchs2108cd32008-01-17 10:52:30 +010027#include <config.h>
28
29/*
30 * TLB TABLE
31 *
32 * This table is used by the cpu boot code to setup the initial tlb
33 * entries. Rather than make broad assumptions in the cpu source tree,
34 * this table lets each board set things up however they like.
35 *
36 * Pointer to the table is returned in r1
37 */
38 .section .bootpg,"ax"
39 .globl tlbtab
40
41tlbtab:
42 tlbtab_start
43
44 /*
45 * BOOT_CS (FLASH) must be first. Before relocation SA_I can be off to use the
46 * speed up boot process. It is patched after relocation to enable SA_I
47 */
Stefan Roese94b62702010-04-14 13:57:18 +020048 tlbentry( CONFIG_SYS_BOOT_BASE_ADDR, SZ_256M, CONFIG_SYS_BOOT_BASE_ADDR, 1, AC_RWX | SA_G )
Matthias Fuchs2108cd32008-01-17 10:52:30 +010049
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020050#ifdef CONFIG_SYS_INIT_RAM_DCACHE
Matthias Fuchs2108cd32008-01-17 10:52:30 +010051 /* TLB-entry for init-ram in dcache (SA_I must be turned off!) */
Stefan Roese94b62702010-04-14 13:57:18 +020052 tlbentry( CONFIG_SYS_INIT_RAM_ADDR, SZ_64K, CONFIG_SYS_INIT_RAM_ADDR, 0, AC_RWX | SA_G )
Matthias Fuchs2108cd32008-01-17 10:52:30 +010053#endif
54
55 /* TLB-entry for PCI Memory */
Stefan Roese94b62702010-04-14 13:57:18 +020056 tlbentry( CONFIG_SYS_PCI_MEMBASE, SZ_256M, CONFIG_SYS_PCI_MEMBASE, 1, AC_RW | SA_IG )
57 tlbentry( CONFIG_SYS_PCI_MEMBASE1, SZ_256M, CONFIG_SYS_PCI_MEMBASE1, 1, AC_RW | SA_IG )
58 tlbentry( CONFIG_SYS_PCI_MEMBASE2, SZ_256M, CONFIG_SYS_PCI_MEMBASE2, 1, AC_RW | SA_IG )
59 tlbentry( CONFIG_SYS_PCI_MEMBASE3, SZ_256M, CONFIG_SYS_PCI_MEMBASE3, 1, AC_RW | SA_IG )
Matthias Fuchs2108cd32008-01-17 10:52:30 +010060
61 /* TLB-entry for PCI IO */
Stefan Roese94b62702010-04-14 13:57:18 +020062 tlbentry( CONFIG_SYS_PCI_IOBASE, SZ_64K, CONFIG_SYS_PCI_IOBASE, 1, AC_RW | SA_IG )
Matthias Fuchs2108cd32008-01-17 10:52:30 +010063
64 /* TLB-entries for EBC: CPLD, DUMEM, DUIO */
Stefan Roese94b62702010-04-14 13:57:18 +020065 tlbentry( CONFIG_SYS_CPLD_BASE, SZ_1K, CONFIG_SYS_CPLD_BASE, 1, AC_RWX | SA_IG )
66 tlbentry( CONFIG_SYS_DUMEM_BASE, SZ_1M, CONFIG_SYS_DUMEM_BASE, 1, AC_RWX | SA_IG )
67 tlbentry( CONFIG_SYS_DUIO_BASE, SZ_64K, CONFIG_SYS_DUIO_BASE, 1, AC_RWX | SA_IG )
Matthias Fuchs2108cd32008-01-17 10:52:30 +010068
69 /* TLB-entry for NAND */
Stefan Roese94b62702010-04-14 13:57:18 +020070 tlbentry( CONFIG_SYS_NAND0_ADDR, SZ_1K, CONFIG_SYS_NAND0_ADDR, 1, AC_RWX | SA_IG )
71 tlbentry( CONFIG_SYS_NAND1_ADDR, SZ_1K, CONFIG_SYS_NAND1_ADDR, 1, AC_RWX | SA_IG )
Matthias Fuchs2108cd32008-01-17 10:52:30 +010072
73 /* TLB-entry for Internal Registers & OCM */
Stefan Roese94b62702010-04-14 13:57:18 +020074 tlbentry( 0xe0000000, SZ_16M, 0xe0000000, 0, AC_RWX | SA_I )
Matthias Fuchs2108cd32008-01-17 10:52:30 +010075
76 /* TLB-entry PCI registers */
Stefan Roese94b62702010-04-14 13:57:18 +020077 tlbentry( 0xEEC00000, SZ_1K, 0xEEC00000, 1, AC_RWX | SA_IG )
Matthias Fuchs2108cd32008-01-17 10:52:30 +010078
79 /* TLB-entry for peripherals */
Stefan Roese94b62702010-04-14 13:57:18 +020080 tlbentry( 0xEF000000, SZ_16M, 0xEF000000, 1, AC_RWX | SA_IG)
Matthias Fuchs2108cd32008-01-17 10:52:30 +010081
82 tlbtab_end