blob: 626f23b6a436c28ab32f3446c4ea146183e38bf4 [file] [log] [blame]
wdenke2211742002-11-02 23:30:20 +00001/*
2 * (C) Copyright 2001
3 * Stuart Hughes <stuarth@lineo.com>
4 * This file is based on similar values for other boards found in other
5 * U-Boot config files, and some that I found in the mpc8260ads manual.
6 *
7 * Note: my board is a PILOT rev.
8 * Note: the mpc8260ads doesn't come with a proper Ethernet MAC address.
9 *
wdenk3902d702004-04-15 18:22:41 +000010 * (C) Copyright 2003-2004 Arabella Software Ltd.
wdenk88d2ba92003-06-23 18:12:28 +000011 * Yuli Barcohen <yuli@arabellasw.com>
wdenk2bb11052003-07-17 23:16:40 +000012 * Added support for SDRAM DIMMs SPD EEPROM, MII, JFFS2.
wdenk5d5317e2003-12-07 00:46:27 +000013 * Ported to PQ2FADS-ZU and PQ2FADS-VR boards.
wdenk3902d702004-04-15 18:22:41 +000014 * Ported to MPC8272ADS board.
wdenk88d2ba92003-06-23 18:12:28 +000015 *
wdenke2211742002-11-02 23:30:20 +000016 * See file CREDITS for list of people who contributed to this
17 * project.
18 *
19 * This program is free software; you can redistribute it and/or
20 * modify it under the terms of the GNU General Public License as
21 * published by the Free Software Foundation; either version 2 of
22 * the License, or (at your option) any later version.
23 *
24 * This program is distributed in the hope that it will be useful,
25 * but WITHOUT ANY WARRANTY; without even the implied warranty of
26 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
27 * GNU General Public License for more details.
28 *
29 * You should have received a copy of the GNU General Public License
30 * along with this program; if not, write to the Free Software
31 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
32 * MA 02111-1307 USA
33 */
34
wdenke2211742002-11-02 23:30:20 +000035#ifndef __CONFIG_H
36#define __CONFIG_H
37
38/*
39 * High Level Configuration Options
40 * (easy to change)
41 */
42
wdenk3902d702004-04-15 18:22:41 +000043#define CONFIG_MPC8260ADS 1 /* Motorola PQ2 ADS family board */
wdenke2211742002-11-02 23:30:20 +000044
wdenk2bb11052003-07-17 23:16:40 +000045/* ADS flavours */
46#define CFG_8260ADS 1 /* MPC8260ADS */
47#define CFG_8266ADS 2 /* MPC8266ADS */
wdenk5d5317e2003-12-07 00:46:27 +000048#define CFG_PQ2FADS 3 /* PQ2FADS-ZU or PQ2FADS-VR */
wdenk3902d702004-04-15 18:22:41 +000049#define CFG_8272ADS 4 /* MPC8272ADS */
wdenk2bb11052003-07-17 23:16:40 +000050
51#ifndef CONFIG_ADSTYPE
52#define CONFIG_ADSTYPE CFG_8260ADS
53#endif /* CONFIG_ADSTYPE */
54
wdenk3902d702004-04-15 18:22:41 +000055#if CONFIG_ADSTYPE == CFG_8272ADS
56#define CONFIG_MPC8272 1
57#else
58#define CONFIG_MPC8260 1
59#endif /* CONFIG_ADSTYPE == CFG_8272ADS */
60
wdenkda55c6e2004-01-20 23:12:12 +000061#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
wdenke2211742002-11-02 23:30:20 +000062
63/* allow serial and ethaddr to be overwritten */
64#define CONFIG_ENV_OVERWRITE
65
66/*
67 * select serial console configuration
68 *
69 * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
70 * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
71 * for SCC).
72 *
73 * if CONFIG_CONS_NONE is defined, then the serial console routines must
74 * defined elsewhere (for example, on the cogent platform, there are serial
75 * ports on the motherboard which are used for the serial console - see
76 * cogent/cma101/serial.[ch]).
77 */
78#undef CONFIG_CONS_ON_SMC /* define if console on SMC */
79#define CONFIG_CONS_ON_SCC /* define if console on SCC */
80#undef CONFIG_CONS_NONE /* define if console on something else */
81#define CONFIG_CONS_INDEX 1 /* which serial channel for console */
82
83/*
84 * select ethernet configuration
85 *
86 * if either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected, then
87 * CONFIG_ETHER_INDEX must be set to the channel number (1-4 for SCC, 1-3
88 * for FCC)
89 *
90 * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be
91 * defined elsewhere (as for the console), or CFG_CMD_NET must be removed
92 * from CONFIG_COMMANDS to remove support for networking.
93 */
94#undef CONFIG_ETHER_ON_SCC /* define if ether on SCC */
95#define CONFIG_ETHER_ON_FCC /* define if ether on FCC */
96#undef CONFIG_ETHER_NONE /* define if ether on something else */
wdenke2211742002-11-02 23:30:20 +000097
wdenk7539dea2003-06-19 23:01:32 +000098#ifdef CONFIG_ETHER_ON_FCC
wdenke2211742002-11-02 23:30:20 +000099
wdenk7539dea2003-06-19 23:01:32 +0000100#define CONFIG_ETHER_INDEX 2 /* which SCC/FCC channel for ethernet */
101
wdenk3902d702004-04-15 18:22:41 +0000102#if CONFIG_ETHER_INDEX == 1
103
104# define CFG_PHY_ADDR 0
105# define CFG_CMXFCR_VALUE (CMXFCR_RF1CS_CLK11 | CMXFCR_TF1CS_CLK10)
106# define CFG_CMXFCR_MASK (CMXFCR_FC1 | CMXFCR_RF1CS_MSK | CMXFCR_TF1CS_MSK)
107
108#elif CONFIG_ETHER_INDEX == 2
109
110#if CONFIG_ADSTYPE == CFG_8272ADS /* RxCLK is CLK15, TxCLK is CLK16 */
111# define CFG_PHY_ADDR 3
112# define CFG_CMXFCR_VALUE (CMXFCR_RF2CS_CLK15 | CMXFCR_TF2CS_CLK16)
113#else /* RxCLK is CLK13, TxCLK is CLK14 */
114# define CFG_PHY_ADDR 0
wdenke2211742002-11-02 23:30:20 +0000115# define CFG_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
wdenk3902d702004-04-15 18:22:41 +0000116#endif /* CONFIG_ADSTYPE == CFG_8272ADS */
117
118# define CFG_CMXFCR_MASK (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
wdenke2211742002-11-02 23:30:20 +0000119
120#endif /* CONFIG_ETHER_INDEX */
121
wdenk3902d702004-04-15 18:22:41 +0000122#define CFG_CPMFCR_RAMTYPE 0 /* BDs and buffers on 60x bus */
123#define CFG_FCC_PSMR (FCC_PSMR_FDE | FCC_PSMR_LPB) /* Full duplex */
124
wdenk7539dea2003-06-19 23:01:32 +0000125#define CONFIG_MII /* MII PHY management */
126#define CONFIG_BITBANGMII /* bit-bang MII PHY management */
127/*
128 * GPIO pins used for bit-banged MII communications
129 */
130#define MDIO_PORT 2 /* Port C */
wdenk3902d702004-04-15 18:22:41 +0000131
132#if CONFIG_ADSTYPE == CFG_8272ADS
133#define CFG_MDIO_PIN 0x00002000 /* PC18 */
134#define CFG_MDC_PIN 0x00001000 /* PC19 */
135#else
136#define CFG_MDIO_PIN 0x00400000 /* PC9 */
137#define CFG_MDC_PIN 0x00200000 /* PC10 */
138#endif /* CONFIG_ADSTYPE == CFG_8272ADS */
wdenk7539dea2003-06-19 23:01:32 +0000139
wdenk3902d702004-04-15 18:22:41 +0000140#define MDIO_ACTIVE (iop->pdir |= CFG_MDIO_PIN)
141#define MDIO_TRISTATE (iop->pdir &= ~CFG_MDIO_PIN)
142#define MDIO_READ ((iop->pdat & CFG_MDIO_PIN) != 0)
wdenk7539dea2003-06-19 23:01:32 +0000143
wdenk3902d702004-04-15 18:22:41 +0000144#define MDIO(bit) if(bit) iop->pdat |= CFG_MDIO_PIN; \
145 else iop->pdat &= ~CFG_MDIO_PIN
146
147#define MDC(bit) if(bit) iop->pdat |= CFG_MDC_PIN; \
148 else iop->pdat &= ~CFG_MDC_PIN
wdenk7539dea2003-06-19 23:01:32 +0000149
150#define MIIDELAY udelay(1)
151
152#endif /* CONFIG_ETHER_ON_FCC */
153
wdenk3902d702004-04-15 18:22:41 +0000154#if CONFIG_ADSTYPE >= CFG_PQ2FADS
155#undef CONFIG_SPD_EEPROM /* On new boards, SDRAM is soldered */
wdenk2bb11052003-07-17 23:16:40 +0000156#else
wdenke2211742002-11-02 23:30:20 +0000157#define CONFIG_HARD_I2C 1 /* To enable I2C support */
wdenk5d5317e2003-12-07 00:46:27 +0000158#define CFG_I2C_SPEED 100000 /* I2C speed and slave address */
wdenke2211742002-11-02 23:30:20 +0000159#define CFG_I2C_SLAVE 0x7F
160
wdenkb666c8f2003-03-06 00:58:30 +0000161#if defined(CONFIG_SPD_EEPROM) && !defined(CONFIG_SPD_ADDR)
162#define CONFIG_SPD_ADDR 0x50
163#endif
wdenk3902d702004-04-15 18:22:41 +0000164#endif /* CONFIG_ADSTYPE >= CFG_PQ2FADS */
wdenke2211742002-11-02 23:30:20 +0000165
wdenkb666c8f2003-03-06 00:58:30 +0000166#ifndef CONFIG_SDRAM_PBI
wdenk5d5317e2003-12-07 00:46:27 +0000167#define CONFIG_SDRAM_PBI 0 /* By default, use bank-based interleaving */
wdenkb666c8f2003-03-06 00:58:30 +0000168#endif
169
170#ifndef CONFIG_8260_CLKIN
wdenk3902d702004-04-15 18:22:41 +0000171#if CONFIG_ADSTYPE >= CFG_PQ2FADS
wdenk2bb11052003-07-17 23:16:40 +0000172#define CONFIG_8260_CLKIN 100000000 /* in Hz */
173#else
wdenk5d5317e2003-12-07 00:46:27 +0000174#define CONFIG_8260_CLKIN 66000000 /* in Hz */
wdenkb666c8f2003-03-06 00:58:30 +0000175#endif
wdenk2bb11052003-07-17 23:16:40 +0000176#endif
177
wdenk3902d702004-04-15 18:22:41 +0000178#define CONFIG_BAUDRATE 38400
wdenke2211742002-11-02 23:30:20 +0000179
wdenk2bb11052003-07-17 23:16:40 +0000180#define CFG_EXCLUDE CFG_CMD_BEDBUG | \
wdenkd2d1a982003-04-20 16:49:37 +0000181 CFG_CMD_BMP | \
wdenke2211742002-11-02 23:30:20 +0000182 CFG_CMD_BSP | \
183 CFG_CMD_DATE | \
184 CFG_CMD_DOC | \
185 CFG_CMD_DTT | \
186 CFG_CMD_EEPROM | \
187 CFG_CMD_ELF | \
wdenk2bb11052003-07-17 23:16:40 +0000188 CFG_CMD_FAT | \
wdenke2211742002-11-02 23:30:20 +0000189 CFG_CMD_FDC | \
wdenk591dda52002-11-18 00:14:45 +0000190 CFG_CMD_FDOS | \
wdenke2211742002-11-02 23:30:20 +0000191 CFG_CMD_HWFLOW | \
192 CFG_CMD_IDE | \
wdenke2211742002-11-02 23:30:20 +0000193 CFG_CMD_KGDB | \
wdenk7a428cc2003-06-15 22:40:42 +0000194 CFG_CMD_MMC | \
wdenk88d2ba92003-06-23 18:12:28 +0000195 CFG_CMD_NAND | \
wdenke2211742002-11-02 23:30:20 +0000196 CFG_CMD_PCI | \
197 CFG_CMD_PCMCIA | \
wdenk0359dde2004-06-09 10:15:00 +0000198 CFG_CMD_REISER | \
wdenke2211742002-11-02 23:30:20 +0000199 CFG_CMD_SCSI | \
wdenk2582f6b2002-11-11 21:14:20 +0000200 CFG_CMD_SPI | \
wdenk2bb11052003-07-17 23:16:40 +0000201 CFG_CMD_USB | \
wdenk0359dde2004-06-09 10:15:00 +0000202 CFG_CMD_VFD | \
203 CFG_CMD_XIMG
wdenk2bb11052003-07-17 23:16:40 +0000204
wdenk3902d702004-04-15 18:22:41 +0000205#if CONFIG_ADSTYPE >= CFG_PQ2FADS
wdenk2bb11052003-07-17 23:16:40 +0000206#define CONFIG_COMMANDS (CFG_CMD_ALL & ~( \
207 CFG_CMD_SDRAM | \
208 CFG_CMD_I2C | \
209 CFG_EXCLUDE ) )
210#else
211#define CONFIG_COMMANDS (CFG_CMD_ALL & ~( \
212 CFG_EXCLUDE ) )
wdenk3902d702004-04-15 18:22:41 +0000213#endif /* CONFIG_ADSTYPE >= CFG_PQ2FADS */
wdenke2211742002-11-02 23:30:20 +0000214
215/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
216#include <cmd_confdefs.h>
217
wdenk3902d702004-04-15 18:22:41 +0000218#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
219#define CONFIG_BOOTCOMMAND "bootm fff80000" /* autoboot command */
220#define CONFIG_BOOTARGS "root=/dev/mtdblock2"
wdenke2211742002-11-02 23:30:20 +0000221
222#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
223#undef CONFIG_KGDB_ON_SMC /* define if kgdb on SMC */
224#define CONFIG_KGDB_ON_SCC /* define if kgdb on SCC */
225#undef CONFIG_KGDB_NONE /* define if kgdb on something else */
226#define CONFIG_KGDB_INDEX 2 /* which serial channel for kgdb */
227#define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port at */
228#endif
229
wdenk5d5317e2003-12-07 00:46:27 +0000230#define CONFIG_BZIP2 /* include support for bzip2 compressed images */
231#undef CONFIG_WATCHDOG /* disable platform specific watchdog */
wdenke2211742002-11-02 23:30:20 +0000232
233/*
234 * Miscellaneous configurable options
235 */
wdenk9a8965d2003-08-31 18:37:54 +0000236#define CFG_HUSH_PARSER
237#define CFG_PROMPT_HUSH_PS2 "> "
wdenke2211742002-11-02 23:30:20 +0000238#define CFG_LONGHELP /* undef to save memory */
239#define CFG_PROMPT "=> " /* Monitor Command Prompt */
240#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
241#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
242#else
243#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
244#endif
245#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
246#define CFG_MAXARGS 16 /* max number of command args */
247#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
248
249#define CFG_MEMTEST_START 0x00100000 /* memtest works on */
250#define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
251
wdenke2211742002-11-02 23:30:20 +0000252#define CFG_LOAD_ADDR 0x100000 /* default load address */
253
254#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
255
256#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
257
258#define CFG_FLASH_BASE 0xff800000
wdenke2211742002-11-02 23:30:20 +0000259#define CFG_MAX_FLASH_BANKS 1 /* max num of memory banks */
260#define CFG_MAX_FLASH_SECT 32 /* max num of sects on one chip */
261#define CFG_FLASH_SIZE 8
262#define CFG_FLASH_ERASE_TOUT 8000 /* Timeout for Flash Erase (in ms) */
263#define CFG_FLASH_WRITE_TOUT 5 /* Timeout for Flash Write (in ms) */
wdenkdccbda02003-07-14 22:13:32 +0000264#define CFG_FLASH_LOCK_TOUT 5 /* Timeout for Flash Set Lock Bit (in ms) */
265#define CFG_FLASH_UNLOCK_TOUT 10000 /* Timeout for Flash Clear Lock Bits (in ms) */
266#define CFG_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
267
268#define CFG_JFFS2_FIRST_SECTOR 1
269#define CFG_JFFS2_LAST_SECTOR 27
270#define CFG_JFFS2_SORT_FRAGMENTS
271#define CFG_JFFS_CUSTOM_PART
wdenke2211742002-11-02 23:30:20 +0000272
273/* this is stuff came out of the Motorola docs */
274#define CFG_DEFAULT_IMMR 0x0F010000
275
wdenkbf2f8c92003-05-22 22:52:13 +0000276#define CFG_IMMR 0xF0000000
wdenk2bb11052003-07-17 23:16:40 +0000277#define CFG_BCSR 0xF4500000
wdenke2211742002-11-02 23:30:20 +0000278#define CFG_SDRAM_BASE 0x00000000
wdenk9a8965d2003-08-31 18:37:54 +0000279#define CFG_LSDRAM_BASE 0xFD000000
wdenke2211742002-11-02 23:30:20 +0000280
281#define RS232EN_1 0x02000002
282#define RS232EN_2 0x01000001
wdenk2bb11052003-07-17 23:16:40 +0000283#define FETHIEN1 0x08000008
284#define FETH1_RST 0x04000004
wdenk3902d702004-04-15 18:22:41 +0000285#define FETHIEN2 0x10000000
wdenk2bb11052003-07-17 23:16:40 +0000286#define FETH2_RST 0x08000000
wdenk9a8965d2003-08-31 18:37:54 +0000287#define BCSR_PCI_MODE 0x01000000
wdenke2211742002-11-02 23:30:20 +0000288
289#define CFG_INIT_RAM_ADDR CFG_IMMR
wdenk3902d702004-04-15 18:22:41 +0000290#define CFG_INIT_RAM_END 0x2000 /* End of used area in DPRAM */
wdenke2211742002-11-02 23:30:20 +0000291#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
292#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
293#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
294
295
296/* 0x0EA28205 */
297#define CFG_HRCW_MASTER ( ( HRCW_BPS11 | HRCW_CIP ) |\
298 ( HRCW_L2CPC10 | HRCW_DPPC10 | HRCW_ISB010 ) |\
299 ( HRCW_BMS | HRCW_APPC10 ) |\
300 ( HRCW_MODCK_H0101 ) \
301 )
wdenke2211742002-11-02 23:30:20 +0000302/* no slaves */
303#define CFG_HRCW_SLAVE1 0
304#define CFG_HRCW_SLAVE2 0
305#define CFG_HRCW_SLAVE3 0
306#define CFG_HRCW_SLAVE4 0
307#define CFG_HRCW_SLAVE5 0
308#define CFG_HRCW_SLAVE6 0
309#define CFG_HRCW_SLAVE7 0
310
311#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
312#define BOOTFLAG_WARM 0x02 /* Software reboot */
313
314#define CFG_MONITOR_BASE TEXT_BASE
315#if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
316# define CFG_RAMBOOT
317#endif
318
319#define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
wdenke2211742002-11-02 23:30:20 +0000320#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
321
wdenk5d5317e2003-12-07 00:46:27 +0000322#ifdef CONFIG_BZIP2
323#define CFG_MALLOC_LEN (4096 << 10) /* Reserve 4 MB for malloc() */
324#else
325#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 KB for malloc() */
326#endif /* CONFIG_BZIP2 */
327
wdenke2211742002-11-02 23:30:20 +0000328#ifndef CFG_RAMBOOT
329# define CFG_ENV_IS_IN_FLASH 1
wdenk7539dea2003-06-19 23:01:32 +0000330# define CFG_ENV_SECT_SIZE 0x40000
331# define CFG_ENV_ADDR (CFG_MONITOR_BASE + CFG_ENV_SECT_SIZE)
wdenke2211742002-11-02 23:30:20 +0000332#else
333# define CFG_ENV_IS_IN_NVRAM 1
334# define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000)
335# define CFG_ENV_SIZE 0x200
336#endif /* CFG_RAMBOOT */
337
338
339#define CFG_CACHELINE_SIZE 32 /* For MPC8260 CPU */
340#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
341# define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
342#endif
343
344
345#define CFG_HID0_INIT 0
346#define CFG_HID0_FINAL (HID0_ICE | HID0_IFEM | HID0_ABE )
347
348#define CFG_HID2 0
349
350#define CFG_SYPCR 0xFFFFFFC3
351#define CFG_BCR 0x100C0000
352#define CFG_SIUMCR 0x0A200000
wdenk2bb11052003-07-17 23:16:40 +0000353#define CFG_SCCR SCCR_DFBRG01
354#define CFG_BR0_PRELIM CFG_FLASH_BASE | 0x00001801
355#define CFG_OR0_PRELIM 0xFF800876
356#define CFG_BR1_PRELIM CFG_BCSR | 0x00001801
wdenke2211742002-11-02 23:30:20 +0000357#define CFG_OR1_PRELIM 0xFFFF8010
358
wdenk2bb11052003-07-17 23:16:40 +0000359#define CFG_RMR RMR_CSRE
wdenke2211742002-11-02 23:30:20 +0000360#define CFG_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
361#define CFG_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
362#define CFG_RCCR 0
wdenk2bb11052003-07-17 23:16:40 +0000363
wdenk3902d702004-04-15 18:22:41 +0000364#if (CONFIG_ADSTYPE == CFG_8266ADS) || (CONFIG_ADSTYPE == CFG_8272ADS)
365#undef CFG_LSDRAM_BASE /* No local bus SDRAM on these boards */
wdenk9a8965d2003-08-31 18:37:54 +0000366#endif /* CONFIG_ADSTYPE == CFG_8266ADS */
367
wdenk2bb11052003-07-17 23:16:40 +0000368#if CONFIG_ADSTYPE == CFG_PQ2FADS
wdenk5d5317e2003-12-07 00:46:27 +0000369#define CFG_OR2 0xFE002EC0
wdenk2bb11052003-07-17 23:16:40 +0000370#define CFG_PSDMR 0x824B36A3
371#define CFG_PSRT 0x13
372#define CFG_LSDMR 0x828737A3
373#define CFG_LSRT 0x13
374#define CFG_MPTPR 0x2800
wdenk3902d702004-04-15 18:22:41 +0000375#elif CONFIG_ADSTYPE == CFG_8272ADS
376#define CFG_OR2 0xFC002CC0
377#define CFG_PSDMR 0x834E24A3
378#define CFG_PSRT 0x13
379#define CFG_MPTPR 0x2800
wdenk2bb11052003-07-17 23:16:40 +0000380#else
wdenk5d5317e2003-12-07 00:46:27 +0000381#define CFG_OR2 0xFF000CA0
wdenke2211742002-11-02 23:30:20 +0000382#define CFG_PSDMR 0x016EB452
wdenk2bb11052003-07-17 23:16:40 +0000383#define CFG_PSRT 0x21
384#define CFG_LSDMR 0x0086A522
385#define CFG_LSRT 0x21
386#define CFG_MPTPR 0x1900
387#endif /* CONFIG_ADSTYPE == CFG_PQ2FADS */
wdenke2211742002-11-02 23:30:20 +0000388
389#define CFG_RESET_ADDRESS 0x04400000
390
391#endif /* __CONFIG_H */