blob: 3d8ed21d3b91ce861317d234861b9e5de2590e2e [file] [log] [blame]
Peng Fan3fe8c8d2019-12-30 17:39:18 +08001// SPDX-License-Identifier: GPL-2.0
2/*
3 * Copyright 2019 NXP
4 * Peng Fan <peng.fan@nxp.com>
5 */
6
Peng Fan3fe8c8d2019-12-30 17:39:18 +08007#include <clk.h>
8#include <clk-uclass.h>
9#include <dm.h>
Simon Glass0f2af882020-05-10 11:40:05 -060010#include <log.h>
Peng Fan3fe8c8d2019-12-30 17:39:18 +080011#include <asm/arch/clock.h>
12#include <asm/arch/imx-regs.h>
13#include <dt-bindings/clock/imx8mp-clock.h>
14
15#include "clk.h"
16
Miquel Raynalaf602c02025-04-03 09:39:07 +020017#if CONFIG_IS_ENABLED(VIDEO)
18static u32 share_count_media;
19#endif
20
Marek Vasutfc74bca2025-03-23 16:58:45 +010021static const char * const pll_ref_sels[] = { "osc_24m", "dummy", "dummy", "dummy", };
Miquel Raynalaf602c02025-04-03 09:39:07 +020022#if CONFIG_IS_ENABLED(VIDEO)
23static const char * const video_pll1_bypass_sels[] = {"video_pll1", "video_pll1_ref_sel", };
24#endif
Michael Trimarchif9b6d172024-07-07 10:20:01 +020025static const char * const dram_pll_bypass_sels[] = {"dram_pll", "dram_pll_ref_sel", };
26static const char * const arm_pll_bypass_sels[] = {"arm_pll", "arm_pll_ref_sel", };
27static const char * const sys_pll1_bypass_sels[] = {"sys_pll1", "sys_pll1_ref_sel", };
28static const char * const sys_pll2_bypass_sels[] = {"sys_pll2", "sys_pll2_ref_sel", };
29static const char * const sys_pll3_bypass_sels[] = {"sys_pll3", "sys_pll3_ref_sel", };
Peng Fan3fe8c8d2019-12-30 17:39:18 +080030
Hou Zhiqiang04a06432024-08-01 11:59:46 +080031static const char * const imx8mp_arm_core_sels[] = {"arm_a53_src", "arm_pll_out", };
32
Marek Vasutfc74bca2025-03-23 16:58:45 +010033static const char * const imx8mp_a53_sels[] = {"osc_24m", "arm_pll_out", "sys_pll2_500m",
Michael Trimarchif9b6d172024-07-07 10:20:01 +020034 "sys_pll2_1000m", "sys_pll1_800m", "sys_pll1_400m",
35 "audio_pll1_out", "sys_pll3_out", };
Peng Fan3fe8c8d2019-12-30 17:39:18 +080036
Marek Vasutfc74bca2025-03-23 16:58:45 +010037static const char * const imx8mp_hsio_axi_sels[] = {"osc_24m", "sys_pll2_500m", "sys_pll1_800m",
Michael Trimarchif9b6d172024-07-07 10:20:01 +020038 "sys_pll2_100m", "sys_pll2_200m", "clk_ext2",
39 "clk_ext4", "audio_pll2_out", };
Marek Vasut55452b62022-04-01 03:17:29 +020040
Miquel Raynalaf602c02025-04-03 09:39:07 +020041#if CONFIG_IS_ENABLED(VIDEO)
42static const char * const imx8mp_media_isp_sels[] = {"osc_24m", "sys_pll2_1000m", "sys_pll1_800m",
43 "sys_pll3_out", "sys_pll1_400m", "audio_pll2_out",
44 "clk_ext1", "sys_pll2_500m", };
45#endif
46
Marek Vasutfc74bca2025-03-23 16:58:45 +010047static const char * const imx8mp_main_axi_sels[] = {"osc_24m", "sys_pll2_333m", "sys_pll1_800m",
Michael Trimarchif9b6d172024-07-07 10:20:01 +020048 "sys_pll2_250m", "sys_pll2_1000m", "audio_pll1_out",
49 "video_pll1_out", "sys_pll1_100m",};
Peng Fan3fe8c8d2019-12-30 17:39:18 +080050
Marek Vasutfc74bca2025-03-23 16:58:45 +010051static const char * const imx8mp_enet_axi_sels[] = {"osc_24m", "sys_pll1_266m", "sys_pll1_800m",
Michael Trimarchif9b6d172024-07-07 10:20:01 +020052 "sys_pll2_250m", "sys_pll2_200m", "audio_pll1_out",
53 "video_pll1_out", "sys_pll3_out", };
Ye Liee9c2132020-04-21 20:19:24 -070054
Marek Vasutfc74bca2025-03-23 16:58:45 +010055static const char * const imx8mp_nand_usdhc_sels[] = {"osc_24m", "sys_pll1_266m", "sys_pll1_800m",
Michael Trimarchif9b6d172024-07-07 10:20:01 +020056 "sys_pll2_200m", "sys_pll1_133m", "sys_pll3_out",
57 "sys_pll2_250m", "audio_pll1_out", };
Peng Fan3fe8c8d2019-12-30 17:39:18 +080058
Miquel Raynalaf602c02025-04-03 09:39:07 +020059#if CONFIG_IS_ENABLED(VIDEO)
60static const char * const imx8mp_media_axi_sels[] = {"osc_24m", "sys_pll2_1000m", "sys_pll1_800m",
61 "sys_pll3_out", "sys_pll1_40m", "audio_pll2_out",
62 "clk_ext1", "sys_pll2_500m", };
63
64static const char * const imx8mp_media_apb_sels[] = {"osc_24m", "sys_pll2_125m", "sys_pll1_800m",
65 "sys_pll3_out", "sys_pll1_40m", "audio_pll2_out",
66 "clk_ext1", "sys_pll1_133m", };
67#endif
68
Marek Vasutfc74bca2025-03-23 16:58:45 +010069static const char * const imx8mp_noc_sels[] = {"osc_24m", "sys_pll1_800m", "sys_pll3_out",
Michael Trimarchif9b6d172024-07-07 10:20:01 +020070 "sys_pll2_1000m", "sys_pll2_500m", "audio_pll1_out",
71 "video_pll1_out", "audio_pll2_out", };
Peng Fan3fe8c8d2019-12-30 17:39:18 +080072
Marek Vasutfc74bca2025-03-23 16:58:45 +010073static const char * const imx8mp_noc_io_sels[] = {"osc_24m", "sys_pll1_800m", "sys_pll3_out",
Michael Trimarchif9b6d172024-07-07 10:20:01 +020074 "sys_pll2_1000m", "sys_pll2_500m", "audio_pll1_out",
75 "video_pll1_out", "audio_pll2_out", };
Peng Fan3fe8c8d2019-12-30 17:39:18 +080076
Marek Vasutfc74bca2025-03-23 16:58:45 +010077static const char * const imx8mp_ahb_sels[] = {"osc_24m", "sys_pll1_133m", "sys_pll1_800m",
Michael Trimarchif9b6d172024-07-07 10:20:01 +020078 "sys_pll1_400m", "sys_pll2_125m", "sys_pll3_out",
79 "audio_pll1_out", "video_pll1_out", };
Peng Fan3fe8c8d2019-12-30 17:39:18 +080080
Marek Vasutfc74bca2025-03-23 16:58:45 +010081static const char * const imx8mp_dram_alt_sels[] = {"osc_24m", "sys_pll1_800m", "sys_pll1_100m",
Michael Trimarchif9b6d172024-07-07 10:20:01 +020082 "sys_pll2_500m", "sys_pll2_1000m", "sys_pll3_out",
83 "audio_pll1_out", "sys_pll1_266m", };
Peng Fan3fe8c8d2019-12-30 17:39:18 +080084
Marek Vasutfc74bca2025-03-23 16:58:45 +010085static const char * const imx8mp_dram_apb_sels[] = {"osc_24m", "sys_pll2_200m", "sys_pll1_40m",
Michael Trimarchif9b6d172024-07-07 10:20:01 +020086 "sys_pll1_160m", "sys_pll1_800m", "sys_pll3_out",
87 "sys_pll2_250m", "audio_pll2_out", };
Peng Fan3fe8c8d2019-12-30 17:39:18 +080088
Marek Vasutfc74bca2025-03-23 16:58:45 +010089static const char * const imx8mp_pcie_aux_sels[] = {"osc_24m", "sys_pll2_200m", "sys_pll2_50m",
Sumit Garg03f76d92024-03-21 20:24:57 +053090 "sys_pll3_out", "sys_pll2_100m", "sys_pll1_80m",
91 "sys_pll1_160m", "sys_pll1_200m", };
92
Marek Vasutfc74bca2025-03-23 16:58:45 +010093static const char * const imx8mp_i2c5_sels[] = {"osc_24m", "sys_pll1_160m", "sys_pll2_50m",
Michael Trimarchif9b6d172024-07-07 10:20:01 +020094 "sys_pll3_out", "audio_pll1_out", "video_pll1_out",
95 "audio_pll2_out", "sys_pll1_133m", };
Peng Fan3fe8c8d2019-12-30 17:39:18 +080096
Marek Vasutfc74bca2025-03-23 16:58:45 +010097static const char * const imx8mp_i2c6_sels[] = {"osc_24m", "sys_pll1_160m", "sys_pll2_50m",
Michael Trimarchif9b6d172024-07-07 10:20:01 +020098 "sys_pll3_out", "audio_pll1_out", "video_pll1_out",
99 "audio_pll2_out", "sys_pll1_133m", };
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800100
Marek Vasutfc74bca2025-03-23 16:58:45 +0100101static const char * const imx8mp_enet_qos_sels[] = {"osc_24m", "sys_pll2_125m", "sys_pll2_50m",
Michael Trimarchif9b6d172024-07-07 10:20:01 +0200102 "sys_pll2_100m", "sys_pll1_160m", "audio_pll1_out",
103 "video_pll1_out", "clk_ext4", };
Marek Vasutd4e448d2023-03-06 15:53:41 +0100104
Marek Vasutfc74bca2025-03-23 16:58:45 +0100105static const char * const imx8mp_enet_qos_timer_sels[] = {"osc_24m", "sys_pll2_100m", "audio_pll1_out",
Michael Trimarchif9b6d172024-07-07 10:20:01 +0200106 "clk_ext1", "clk_ext2", "clk_ext3",
107 "clk_ext4", "video_pll1_out", };
Marek Vasutd4e448d2023-03-06 15:53:41 +0100108
Marek Vasutfc74bca2025-03-23 16:58:45 +0100109static const char * const imx8mp_usdhc1_sels[] = {"osc_24m", "sys_pll1_400m", "sys_pll1_800m",
Michael Trimarchif9b6d172024-07-07 10:20:01 +0200110 "sys_pll2_500m", "sys_pll3_out", "sys_pll1_266m",
111 "audio_pll2_out", "sys_pll1_100m", };
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800112
Marek Vasutfc74bca2025-03-23 16:58:45 +0100113static const char * const imx8mp_usdhc2_sels[] = {"osc_24m", "sys_pll1_400m", "sys_pll1_800m",
Michael Trimarchif9b6d172024-07-07 10:20:01 +0200114 "sys_pll2_500m", "sys_pll3_out", "sys_pll1_266m",
115 "audio_pll2_out", "sys_pll1_100m", };
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800116
Marek Vasutfc74bca2025-03-23 16:58:45 +0100117static const char * const imx8mp_i2c1_sels[] = {"osc_24m", "sys_pll1_160m", "sys_pll2_50m",
Michael Trimarchif9b6d172024-07-07 10:20:01 +0200118 "sys_pll3_out", "audio_pll1_out", "video_pll1_out",
119 "audio_pll2_out", "sys_pll1_133m", };
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800120
Marek Vasutfc74bca2025-03-23 16:58:45 +0100121static const char * const imx8mp_i2c2_sels[] = {"osc_24m", "sys_pll1_160m", "sys_pll2_50m",
Michael Trimarchif9b6d172024-07-07 10:20:01 +0200122 "sys_pll3_out", "audio_pll1_out", "video_pll1_out",
123 "audio_pll2_out", "sys_pll1_133m", };
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800124
Marek Vasutfc74bca2025-03-23 16:58:45 +0100125static const char * const imx8mp_i2c3_sels[] = {"osc_24m", "sys_pll1_160m", "sys_pll2_50m",
Michael Trimarchif9b6d172024-07-07 10:20:01 +0200126 "sys_pll3_out", "audio_pll1_out", "video_pll1_out",
127 "audio_pll2_out", "sys_pll1_133m", };
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800128
Marek Vasutfc74bca2025-03-23 16:58:45 +0100129static const char * const imx8mp_i2c4_sels[] = {"osc_24m", "sys_pll1_160m", "sys_pll2_50m",
Michael Trimarchif9b6d172024-07-07 10:20:01 +0200130 "sys_pll3_out", "audio_pll1_out", "video_pll1_out",
131 "audio_pll2_out", "sys_pll1_133m", };
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800132
Marek Vasutfc74bca2025-03-23 16:58:45 +0100133static const char * const imx8mp_uart1_sels[] = {"osc_24m", "sys_pll1_80m", "sys_pll2_200m",
Michael Trimarchif9b6d172024-07-07 10:20:01 +0200134 "sys_pll2_100m", "sys_pll3_out", "clk_ext2",
135 "clk_ext4", "audio_pll2_out", };
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800136
Marek Vasutfc74bca2025-03-23 16:58:45 +0100137static const char * const imx8mp_uart2_sels[] = {"osc_24m", "sys_pll1_80m", "sys_pll2_200m",
Michael Trimarchif9b6d172024-07-07 10:20:01 +0200138 "sys_pll2_100m", "sys_pll3_out", "clk_ext2",
139 "clk_ext3", "audio_pll2_out", };
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800140
Marek Vasutfc74bca2025-03-23 16:58:45 +0100141static const char * const imx8mp_uart3_sels[] = {"osc_24m", "sys_pll1_80m", "sys_pll2_200m",
Michael Trimarchif9b6d172024-07-07 10:20:01 +0200142 "sys_pll2_100m", "sys_pll3_out", "clk_ext2",
143 "clk_ext4", "audio_pll2_out", };
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800144
Marek Vasutfc74bca2025-03-23 16:58:45 +0100145static const char * const imx8mp_uart4_sels[] = {"osc_24m", "sys_pll1_80m", "sys_pll2_200m",
Michael Trimarchif9b6d172024-07-07 10:20:01 +0200146 "sys_pll2_100m", "sys_pll3_out", "clk_ext2",
Marek Vasut55452b62022-04-01 03:17:29 +0200147 "clk_ext3", "audio_pll2_out", };
148
Marek Vasutfc74bca2025-03-23 16:58:45 +0100149static const char * const imx8mp_usb_core_ref_sels[] = {"osc_24m", "sys_pll1_100m", "sys_pll1_40m",
Michael Trimarchif9b6d172024-07-07 10:20:01 +0200150 "sys_pll2_100m", "sys_pll2_200m", "clk_ext2",
151 "clk_ext3", "audio_pll2_out", };
Marek Vasut55452b62022-04-01 03:17:29 +0200152
Marek Vasutfc74bca2025-03-23 16:58:45 +0100153static const char * const imx8mp_usb_phy_ref_sels[] = {"osc_24m", "sys_pll1_100m", "sys_pll1_40m",
Michael Trimarchif9b6d172024-07-07 10:20:01 +0200154 "sys_pll2_100m", "sys_pll2_200m", "clk_ext2",
155 "clk_ext3", "audio_pll2_out", };
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800156
Marek Vasutfc74bca2025-03-23 16:58:45 +0100157static const char * const imx8mp_gic_sels[] = {"osc_24m", "sys_pll2_200m", "sys_pll1_40m",
Michael Trimarchif9b6d172024-07-07 10:20:01 +0200158 "sys_pll2_100m", "sys_pll1_800m",
159 "sys_pll2_500m", "clk_ext4", "audio_pll2_out" };
Tommaso Merciaid65085a2023-03-10 16:24:24 +0100160
Marek Vasutfc74bca2025-03-23 16:58:45 +0100161static const char * const imx8mp_pwm1_sels[] = {"osc_24m", "sys_pll2_100m", "sys_pll1_160m",
Michael Trimarchif9b6d172024-07-07 10:20:01 +0200162 "sys_pll1_40m", "sys_pll3_out", "clk_ext1",
163 "sys_pll1_80m", "video_pll1_out", };
Tommaso Merciaid65085a2023-03-10 16:24:24 +0100164
Marek Vasutfc74bca2025-03-23 16:58:45 +0100165static const char * const imx8mp_pwm2_sels[] = {"osc_24m", "sys_pll2_100m", "sys_pll1_160m",
Michael Trimarchif9b6d172024-07-07 10:20:01 +0200166 "sys_pll1_40m", "sys_pll3_out", "clk_ext1",
167 "sys_pll1_80m", "video_pll1_out", };
Tommaso Merciaid65085a2023-03-10 16:24:24 +0100168
Marek Vasutfc74bca2025-03-23 16:58:45 +0100169static const char * const imx8mp_pwm3_sels[] = {"osc_24m", "sys_pll2_100m", "sys_pll1_160m",
Michael Trimarchif9b6d172024-07-07 10:20:01 +0200170 "sys_pll1_40m", "sys_pll3_out", "clk_ext2",
171 "sys_pll1_80m", "video_pll1_out", };
Tommaso Merciaid65085a2023-03-10 16:24:24 +0100172
Marek Vasutfc74bca2025-03-23 16:58:45 +0100173static const char * const imx8mp_pwm4_sels[] = {"osc_24m", "sys_pll2_100m", "sys_pll1_160m",
Michael Trimarchif9b6d172024-07-07 10:20:01 +0200174 "sys_pll1_40m", "sys_pll3_out", "clk_ext2",
175 "sys_pll1_80m", "video_pll1_out", };
176
Marek Vasutfc74bca2025-03-23 16:58:45 +0100177static const char * const imx8mp_ecspi1_sels[] = {"osc_24m", "sys_pll2_200m", "sys_pll1_40m",
Elmar Albert81528d12022-04-06 13:39:50 +0200178 "sys_pll1_160m", "sys_pll1_800m", "sys_pll3_out",
179 "sys_pll2_250m", "audio_pll2_out", };
180
Marek Vasutfc74bca2025-03-23 16:58:45 +0100181static const char * const imx8mp_ecspi2_sels[] = {"osc_24m", "sys_pll2_200m", "sys_pll1_40m",
Elmar Albert81528d12022-04-06 13:39:50 +0200182 "sys_pll1_160m", "sys_pll1_800m", "sys_pll3_out",
183 "sys_pll2_250m", "audio_pll2_out", };
184
Marek Vasutfc74bca2025-03-23 16:58:45 +0100185static const char * const imx8mp_ecspi3_sels[] = {"osc_24m", "sys_pll2_200m", "sys_pll1_40m",
Elmar Albert81528d12022-04-06 13:39:50 +0200186 "sys_pll1_160m", "sys_pll1_800m", "sys_pll3_out",
187 "sys_pll2_250m", "audio_pll2_out", };
188
Marek Vasutfc74bca2025-03-23 16:58:45 +0100189static const char * const imx8mp_wdog_sels[] = {"osc_24m", "sys_pll1_133m", "sys_pll1_160m",
Michael Trimarchif9b6d172024-07-07 10:20:01 +0200190 "vpu_pll_out", "sys_pll2_125m", "sys_pll3_out",
191 "sys_pll1_80m", "sys_pll2_166m" };
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800192
Marek Vasutfc74bca2025-03-23 16:58:45 +0100193static const char * const imx8mp_qspi_sels[] = {"osc_24m", "sys_pll1_400m", "sys_pll2_333m",
Michael Trimarchif9b6d172024-07-07 10:20:01 +0200194 "sys_pll2_500m", "audio_pll2_out", "sys_pll1_266m",
195 "sys_pll3_out", "sys_pll1_100m", };
Ye Liee9c2132020-04-21 20:19:24 -0700196
Marek Vasutfc74bca2025-03-23 16:58:45 +0100197static const char * const imx8mp_usdhc3_sels[] = {"osc_24m", "sys_pll1_400m", "sys_pll1_800m",
Michael Trimarchif9b6d172024-07-07 10:20:01 +0200198 "sys_pll2_500m", "sys_pll3_out", "sys_pll1_266m",
199 "audio_pll2_out", "sys_pll1_100m", };
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800200
Miquel Raynalaf602c02025-04-03 09:39:07 +0200201#if CONFIG_IS_ENABLED(VIDEO)
202static const char * const imx8mp_media_disp_pix_sels[] = {"osc_24m", "video_pll1_out", "audio_pll2_out",
203 "audio_pll1_out", "sys_pll1_800m",
204 "sys_pll2_1000m", "sys_pll3_out", "clk_ext4", };
205
206static const char * const imx8mp_media_ldb_sels[] = {"osc_24m", "sys_pll2_333m", "sys_pll2_100m",
207 "sys_pll1_800m", "sys_pll2_1000m",
208 "clk_ext2", "audio_pll2_out",
209 "video_pll1_out", };
210#endif
211
Marek Vasutfc74bca2025-03-23 16:58:45 +0100212static const char * const imx8mp_enet_ref_sels[] = {"osc_24m", "sys_pll2_125m", "sys_pll2_50m",
Michael Trimarchif9b6d172024-07-07 10:20:01 +0200213 "sys_pll2_100m", "sys_pll1_160m", "audio_pll1_out",
214 "video_pll1_out", "clk_ext4", };
Ye Liee9c2132020-04-21 20:19:24 -0700215
Marek Vasutfc74bca2025-03-23 16:58:45 +0100216static const char * const imx8mp_enet_timer_sels[] = {"osc_24m", "sys_pll2_100m", "audio_pll1_out",
Michael Trimarchif9b6d172024-07-07 10:20:01 +0200217 "clk_ext1", "clk_ext2", "clk_ext3",
218 "clk_ext4", "video_pll1_out", };
Ye Liee9c2132020-04-21 20:19:24 -0700219
Marek Vasutfc74bca2025-03-23 16:58:45 +0100220static const char * const imx8mp_enet_phy_ref_sels[] = {"osc_24m", "sys_pll2_50m", "sys_pll2_125m",
Michael Trimarchif9b6d172024-07-07 10:20:01 +0200221 "sys_pll2_200m", "sys_pll2_500m", "audio_pll1_out",
222 "video_pll1_out", "audio_pll2_out", };
Ye Liee9c2132020-04-21 20:19:24 -0700223
Michael Trimarchif9b6d172024-07-07 10:20:01 +0200224static const char * const imx8mp_dram_core_sels[] = {"dram_pll_out", "dram_alt_root", };
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800225
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800226static int imx8mp_clk_probe(struct udevice *dev)
227{
Marek Vasut3c2d27a2022-04-13 00:41:10 +0200228 struct clk osc_24m_clk, osc_32k_clk;
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800229 void __iomem *base;
Marek Vasut3c2d27a2022-04-13 00:41:10 +0200230 int ret;
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800231
232 base = (void *)ANATOP_BASE_ADDR;
233
Peng Fand4920902024-10-12 17:34:10 +0800234 clk_dm(IMX8MP_CLK_DUMMY, clk_register_fixed_rate(NULL, "dummy", 0));
235
Miquel Raynalaf602c02025-04-03 09:39:07 +0200236#if CONFIG_IS_ENABLED(VIDEO)
237 clk_dm(IMX8MP_VIDEO_PLL1_REF_SEL, imx_clk_mux(dev, "video_pll1_ref_sel", base + 0x28, 0, 2, pll_ref_sels, ARRAY_SIZE(pll_ref_sels)));
238#endif
Marek Vasut33480a92025-03-23 16:58:34 +0100239 clk_dm(IMX8MP_DRAM_PLL_REF_SEL, imx_clk_mux(dev, "dram_pll_ref_sel", base + 0x50, 0, 2, pll_ref_sels, ARRAY_SIZE(pll_ref_sels)));
240 clk_dm(IMX8MP_ARM_PLL_REF_SEL, imx_clk_mux(dev, "arm_pll_ref_sel", base + 0x84, 0, 2, pll_ref_sels, ARRAY_SIZE(pll_ref_sels)));
241 clk_dm(IMX8MP_SYS_PLL1_REF_SEL, imx_clk_mux(dev, "sys_pll1_ref_sel", base + 0x94, 0, 2, pll_ref_sels, ARRAY_SIZE(pll_ref_sels)));
242 clk_dm(IMX8MP_SYS_PLL2_REF_SEL, imx_clk_mux(dev, "sys_pll2_ref_sel", base + 0x104, 0, 2, pll_ref_sels, ARRAY_SIZE(pll_ref_sels)));
243 clk_dm(IMX8MP_SYS_PLL3_REF_SEL, imx_clk_mux(dev, "sys_pll3_ref_sel", base + 0x114, 0, 2, pll_ref_sels, ARRAY_SIZE(pll_ref_sels)));
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800244
Miquel Raynalaf602c02025-04-03 09:39:07 +0200245#if CONFIG_IS_ENABLED(VIDEO)
246 clk_dm(IMX8MP_VIDEO_PLL1, imx_clk_pll14xx("video_pll1", "video_pll1_ref_sel", base + 0x28,
247 &imx_1443x_pll));
248#endif
Angus Ainslie73d75ec2022-03-29 07:02:40 -0700249 clk_dm(IMX8MP_DRAM_PLL, imx_clk_pll14xx("dram_pll", "dram_pll_ref_sel", base + 0x50,
250 &imx_1443x_dram_pll));
251 clk_dm(IMX8MP_ARM_PLL, imx_clk_pll14xx("arm_pll", "arm_pll_ref_sel", base + 0x84,
252 &imx_1416x_pll));
253 clk_dm(IMX8MP_SYS_PLL1, imx_clk_pll14xx("sys_pll1", "sys_pll1_ref_sel", base + 0x94,
254 &imx_1416x_pll));
255 clk_dm(IMX8MP_SYS_PLL2, imx_clk_pll14xx("sys_pll2", "sys_pll2_ref_sel", base + 0x104,
256 &imx_1416x_pll));
257 clk_dm(IMX8MP_SYS_PLL3, imx_clk_pll14xx("sys_pll3", "sys_pll3_ref_sel", base + 0x114,
258 &imx_1416x_pll));
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800259
Miquel Raynalaf602c02025-04-03 09:39:07 +0200260#if CONFIG_IS_ENABLED(VIDEO)
261 clk_dm(IMX8MP_VIDEO_PLL1_BYPASS, imx_clk_mux_flags(dev, "video_pll1_bypass", base + 0x28, 16, 1, video_pll1_bypass_sels, ARRAY_SIZE(video_pll1_bypass_sels), CLK_SET_RATE_PARENT));
262#endif
Marek Vasut33480a92025-03-23 16:58:34 +0100263 clk_dm(IMX8MP_DRAM_PLL_BYPASS, imx_clk_mux_flags(dev, "dram_pll_bypass", base + 0x50, 4, 1, dram_pll_bypass_sels, ARRAY_SIZE(dram_pll_bypass_sels), CLK_SET_RATE_PARENT));
264 clk_dm(IMX8MP_ARM_PLL_BYPASS, imx_clk_mux_flags(dev, "arm_pll_bypass", base + 0x84, 4, 1, arm_pll_bypass_sels, ARRAY_SIZE(arm_pll_bypass_sels), CLK_SET_RATE_PARENT));
265 clk_dm(IMX8MP_SYS_PLL1_BYPASS, imx_clk_mux_flags(dev, "sys_pll1_bypass", base + 0x94, 4, 1, sys_pll1_bypass_sels, ARRAY_SIZE(sys_pll1_bypass_sels), CLK_SET_RATE_PARENT));
266 clk_dm(IMX8MP_SYS_PLL2_BYPASS, imx_clk_mux_flags(dev, "sys_pll2_bypass", base + 0x104, 4, 1, sys_pll2_bypass_sels, ARRAY_SIZE(sys_pll2_bypass_sels), CLK_SET_RATE_PARENT));
267 clk_dm(IMX8MP_SYS_PLL3_BYPASS, imx_clk_mux_flags(dev, "sys_pll3_bypass", base + 0x114, 4, 1, sys_pll3_bypass_sels, ARRAY_SIZE(sys_pll3_bypass_sels), CLK_SET_RATE_PARENT));
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800268
Miquel Raynalaf602c02025-04-03 09:39:07 +0200269#if CONFIG_IS_ENABLED(VIDEO)
270 clk_dm(IMX8MP_VIDEO_PLL1_OUT, imx_clk_gate(dev, "video_pll1_out", "video_pll1_bypass", base + 0x28, 13));
271#endif
Marek Vasut69220472025-03-23 16:58:40 +0100272 clk_dm(IMX8MP_DRAM_PLL_OUT, imx_clk_gate(dev, "dram_pll_out", "dram_pll_bypass", base + 0x50, 13));
273 clk_dm(IMX8MP_ARM_PLL_OUT, imx_clk_gate(dev, "arm_pll_out", "arm_pll_bypass", base + 0x84, 11));
274 clk_dm(IMX8MP_SYS_PLL1_OUT, imx_clk_gate(dev, "sys_pll1_out", "sys_pll1_bypass", base + 0x94, 11));
275 clk_dm(IMX8MP_SYS_PLL2_OUT, imx_clk_gate(dev, "sys_pll2_out", "sys_pll2_bypass", base + 0x104, 11));
276 clk_dm(IMX8MP_SYS_PLL3_OUT, imx_clk_gate(dev, "sys_pll3_out", "sys_pll3_bypass", base + 0x114, 11));
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800277
Marek Vasutbc0b9372025-03-23 16:58:53 +0100278 clk_dm(IMX8MP_SYS_PLL1_40M, imx_clk_fixed_factor(dev, "sys_pll1_40m", "sys_pll1_out", 1, 20));
279 clk_dm(IMX8MP_SYS_PLL1_80M, imx_clk_fixed_factor(dev, "sys_pll1_80m", "sys_pll1_out", 1, 10));
280 clk_dm(IMX8MP_SYS_PLL1_100M, imx_clk_fixed_factor(dev, "sys_pll1_100m", "sys_pll1_out", 1, 8));
281 clk_dm(IMX8MP_SYS_PLL1_133M, imx_clk_fixed_factor(dev, "sys_pll1_133m", "sys_pll1_out", 1, 6));
282 clk_dm(IMX8MP_SYS_PLL1_160M, imx_clk_fixed_factor(dev, "sys_pll1_160m", "sys_pll1_out", 1, 5));
283 clk_dm(IMX8MP_SYS_PLL1_200M, imx_clk_fixed_factor(dev, "sys_pll1_200m", "sys_pll1_out", 1, 4));
284 clk_dm(IMX8MP_SYS_PLL1_266M, imx_clk_fixed_factor(dev, "sys_pll1_266m", "sys_pll1_out", 1, 3));
285 clk_dm(IMX8MP_SYS_PLL1_400M, imx_clk_fixed_factor(dev, "sys_pll1_400m", "sys_pll1_out", 1, 2));
286 clk_dm(IMX8MP_SYS_PLL1_800M, imx_clk_fixed_factor(dev, "sys_pll1_800m", "sys_pll1_out", 1, 1));
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800287
Marek Vasutbc0b9372025-03-23 16:58:53 +0100288 clk_dm(IMX8MP_SYS_PLL2_50M, imx_clk_fixed_factor(dev, "sys_pll2_50m", "sys_pll2_out", 1, 20));
289 clk_dm(IMX8MP_SYS_PLL2_100M, imx_clk_fixed_factor(dev, "sys_pll2_100m", "sys_pll2_out", 1, 10));
290 clk_dm(IMX8MP_SYS_PLL2_125M, imx_clk_fixed_factor(dev, "sys_pll2_125m", "sys_pll2_out", 1, 8));
291 clk_dm(IMX8MP_SYS_PLL2_166M, imx_clk_fixed_factor(dev, "sys_pll2_166m", "sys_pll2_out", 1, 6));
292 clk_dm(IMX8MP_SYS_PLL2_200M, imx_clk_fixed_factor(dev, "sys_pll2_200m", "sys_pll2_out", 1, 5));
293 clk_dm(IMX8MP_SYS_PLL2_250M, imx_clk_fixed_factor(dev, "sys_pll2_250m", "sys_pll2_out", 1, 4));
294 clk_dm(IMX8MP_SYS_PLL2_333M, imx_clk_fixed_factor(dev, "sys_pll2_333m", "sys_pll2_out", 1, 3));
295 clk_dm(IMX8MP_SYS_PLL2_500M, imx_clk_fixed_factor(dev, "sys_pll2_500m", "sys_pll2_out", 1, 2));
296 clk_dm(IMX8MP_SYS_PLL2_1000M, imx_clk_fixed_factor(dev, "sys_pll2_1000m", "sys_pll2_out", 1, 1));
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800297
Marek Vasut3c2d27a2022-04-13 00:41:10 +0200298 ret = clk_get_by_name(dev, "osc_24m", &osc_24m_clk);
299 if (ret)
300 return ret;
301 clk_dm(IMX8MP_CLK_24M, dev_get_clk_ptr(osc_24m_clk.dev));
302
303 ret = clk_get_by_name(dev, "osc_32k", &osc_32k_clk);
304 if (ret)
305 return ret;
306 clk_dm(IMX8MP_CLK_32K, dev_get_clk_ptr(osc_32k_clk.dev));
Marek Vasut55452b62022-04-01 03:17:29 +0200307
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800308 base = dev_read_addr_ptr(dev);
Sean Anderson42db70b2020-06-24 06:41:13 -0400309 if (!base)
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800310 return -EINVAL;
311
Marek Vasut33480a92025-03-23 16:58:34 +0100312 clk_dm(IMX8MP_CLK_A53_SRC, imx_clk_mux2(dev, "arm_a53_src", base + 0x8000, 24, 3, imx8mp_a53_sels, ARRAY_SIZE(imx8mp_a53_sels)));
Marek Vasut69220472025-03-23 16:58:40 +0100313 clk_dm(IMX8MP_CLK_A53_CG, imx_clk_gate3(dev, "arm_a53_cg", "arm_a53_src", base + 0x8000, 28));
Marek Vasut40e7edf2025-03-23 16:58:49 +0100314 clk_dm(IMX8MP_CLK_A53_DIV, imx_clk_divider2(dev, "arm_a53_div", "arm_a53_cg", base + 0x8000, 0, 3));
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800315
Marek Vasut3668ec72025-03-23 16:58:44 +0100316 clk_dm(IMX8MP_CLK_HSIO_AXI, imx8m_clk_composite(dev, "hsio_axi", imx8mp_hsio_axi_sels, base + 0x8380));
Miquel Raynalaf602c02025-04-03 09:39:07 +0200317#if CONFIG_IS_ENABLED(VIDEO)
318 clk_dm(IMX8MP_CLK_MEDIA_ISP, imx8m_clk_composite(dev, "media_isp", imx8mp_media_isp_sels, base + 0x8400));
319#endif
Marek Vasut3668ec72025-03-23 16:58:44 +0100320 clk_dm(IMX8MP_CLK_MAIN_AXI, imx8m_clk_composite_critical(dev, "main_axi", imx8mp_main_axi_sels, base + 0x8800));
321 clk_dm(IMX8MP_CLK_ENET_AXI, imx8m_clk_composite_critical(dev, "enet_axi", imx8mp_enet_axi_sels, base + 0x8880));
322 clk_dm(IMX8MP_CLK_NAND_USDHC_BUS, imx8m_clk_composite_critical(dev, "nand_usdhc_bus", imx8mp_nand_usdhc_sels, base + 0x8900));
Miquel Raynalaf602c02025-04-03 09:39:07 +0200323#if CONFIG_IS_ENABLED(VIDEO)
324 clk_dm(IMX8MP_CLK_MEDIA_AXI, imx8m_clk_composite(dev, "media_axi", imx8mp_media_axi_sels, base + 0x8a00));
325 clk_dm(IMX8MP_CLK_MEDIA_APB, imx8m_clk_composite(dev, "media_apb", imx8mp_media_apb_sels, base + 0x8a80));
326#endif
Marek Vasut3668ec72025-03-23 16:58:44 +0100327 clk_dm(IMX8MP_CLK_NOC, imx8m_clk_composite_critical(dev, "noc", imx8mp_noc_sels, base + 0x8d00));
328 clk_dm(IMX8MP_CLK_NOC_IO, imx8m_clk_composite_critical(dev, "noc_io", imx8mp_noc_io_sels, base + 0x8d80));
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800329
Marek Vasut3668ec72025-03-23 16:58:44 +0100330 clk_dm(IMX8MP_CLK_AHB, imx8m_clk_composite_critical(dev, "ahb_root", imx8mp_ahb_sels, base + 0x9000));
Miquel Raynalaf602c02025-04-03 09:39:07 +0200331#if CONFIG_IS_ENABLED(VIDEO)
332 clk_dm(IMX8MP_CLK_MEDIA_DISP2_PIX, imx8m_clk_composite(dev, "media_disp2_pix", imx8mp_media_disp_pix_sels, base + 0x9300));
333#endif
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800334
Marek Vasut40e7edf2025-03-23 16:58:49 +0100335 clk_dm(IMX8MP_CLK_IPG_ROOT, imx_clk_divider2(dev, "ipg_root", "ahb_root", base + 0x9080, 0, 1));
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800336
Marek Vasut3668ec72025-03-23 16:58:44 +0100337 clk_dm(IMX8MP_CLK_DRAM_ALT, imx8m_clk_composite(dev, "dram_alt", imx8mp_dram_alt_sels, base + 0xa000));
338 clk_dm(IMX8MP_CLK_DRAM_APB, imx8m_clk_composite_critical(dev, "dram_apb", imx8mp_dram_apb_sels, base + 0xa080));
339 clk_dm(IMX8MP_CLK_PCIE_AUX, imx8m_clk_composite(dev, "pcie_aux", imx8mp_pcie_aux_sels, base + 0xa400));
340 clk_dm(IMX8MP_CLK_I2C5, imx8m_clk_composite(dev, "i2c5", imx8mp_i2c5_sels, base + 0xa480));
341 clk_dm(IMX8MP_CLK_I2C6, imx8m_clk_composite(dev, "i2c6", imx8mp_i2c6_sels, base + 0xa500));
342 clk_dm(IMX8MP_CLK_ENET_QOS, imx8m_clk_composite(dev, "enet_qos", imx8mp_enet_qos_sels, base + 0xa880));
343 clk_dm(IMX8MP_CLK_ENET_QOS_TIMER, imx8m_clk_composite(dev, "enet_qos_timer", imx8mp_enet_qos_timer_sels, base + 0xa900));
344 clk_dm(IMX8MP_CLK_ENET_REF, imx8m_clk_composite(dev, "enet_ref", imx8mp_enet_ref_sels, base + 0xa980));
345 clk_dm(IMX8MP_CLK_ENET_TIMER, imx8m_clk_composite(dev, "enet_timer", imx8mp_enet_timer_sels, base + 0xaa00));
346 clk_dm(IMX8MP_CLK_ENET_PHY_REF, imx8m_clk_composite(dev, "enet_phy_ref", imx8mp_enet_phy_ref_sels, base + 0xaa80));
347 clk_dm(IMX8MP_CLK_QSPI, imx8m_clk_composite(dev, "qspi", imx8mp_qspi_sels, base + 0xab80));
348 clk_dm(IMX8MP_CLK_USDHC1, imx8m_clk_composite(dev, "usdhc1", imx8mp_usdhc1_sels, base + 0xac00));
349 clk_dm(IMX8MP_CLK_USDHC2, imx8m_clk_composite(dev, "usdhc2", imx8mp_usdhc2_sels, base + 0xac80));
350 clk_dm(IMX8MP_CLK_I2C1, imx8m_clk_composite(dev, "i2c1", imx8mp_i2c1_sels, base + 0xad00));
351 clk_dm(IMX8MP_CLK_I2C2, imx8m_clk_composite(dev, "i2c2", imx8mp_i2c2_sels, base + 0xad80));
352 clk_dm(IMX8MP_CLK_I2C3, imx8m_clk_composite(dev, "i2c3", imx8mp_i2c3_sels, base + 0xae00));
353 clk_dm(IMX8MP_CLK_I2C4, imx8m_clk_composite(dev, "i2c4", imx8mp_i2c4_sels, base + 0xae80));
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800354
Marek Vasut3668ec72025-03-23 16:58:44 +0100355 clk_dm(IMX8MP_CLK_UART1, imx8m_clk_composite(dev, "uart1", imx8mp_uart1_sels, base + 0xaf00));
356 clk_dm(IMX8MP_CLK_UART2, imx8m_clk_composite(dev, "uart2", imx8mp_uart2_sels, base + 0xaf80));
357 clk_dm(IMX8MP_CLK_UART3, imx8m_clk_composite(dev, "uart3", imx8mp_uart3_sels, base + 0xb000));
358 clk_dm(IMX8MP_CLK_UART4, imx8m_clk_composite(dev, "uart4", imx8mp_uart4_sels, base + 0xb080));
359 clk_dm(IMX8MP_CLK_USB_CORE_REF, imx8m_clk_composite(dev, "usb_core_ref", imx8mp_usb_core_ref_sels, base + 0xb100));
360 clk_dm(IMX8MP_CLK_USB_PHY_REF, imx8m_clk_composite(dev, "usb_phy_ref", imx8mp_usb_phy_ref_sels, base + 0xb180));
361 clk_dm(IMX8MP_CLK_GIC, imx8m_clk_composite_critical(dev, "gic", imx8mp_gic_sels, base + 0xb200));
362 clk_dm(IMX8MP_CLK_ECSPI1, imx8m_clk_composite(dev, "ecspi1", imx8mp_ecspi1_sels, base + 0xb280));
363 clk_dm(IMX8MP_CLK_ECSPI2, imx8m_clk_composite(dev, "ecspi2", imx8mp_ecspi2_sels, base + 0xb300));
364 clk_dm(IMX8MP_CLK_PWM1, imx8m_clk_composite_critical(dev, "pwm1", imx8mp_pwm1_sels, base + 0xb380));
365 clk_dm(IMX8MP_CLK_PWM2, imx8m_clk_composite_critical(dev, "pwm2", imx8mp_pwm2_sels, base + 0xb400));
366 clk_dm(IMX8MP_CLK_PWM3, imx8m_clk_composite_critical(dev, "pwm3", imx8mp_pwm3_sels, base + 0xb480));
367 clk_dm(IMX8MP_CLK_PWM4, imx8m_clk_composite_critical(dev, "pwm4", imx8mp_pwm4_sels, base + 0xb500));
368 clk_dm(IMX8MP_CLK_ECSPI3, imx8m_clk_composite(dev, "ecspi3", imx8mp_ecspi3_sels, base + 0xc180));
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800369
Marek Vasut3668ec72025-03-23 16:58:44 +0100370 clk_dm(IMX8MP_CLK_WDOG, imx8m_clk_composite(dev, "wdog", imx8mp_wdog_sels, base + 0xb900));
371 clk_dm(IMX8MP_CLK_USDHC3, imx8m_clk_composite(dev, "usdhc3", imx8mp_usdhc3_sels, base + 0xbc80));
Miquel Raynalaf602c02025-04-03 09:39:07 +0200372#if CONFIG_IS_ENABLED(VIDEO)
373 clk_dm(IMX8MP_CLK_MEDIA_DISP1_PIX, imx8m_clk_composite(dev, "media_disp1_pix", imx8mp_media_disp_pix_sels, base + 0xbe00));
374 clk_dm(IMX8MP_CLK_MEDIA_LDB, imx8m_clk_composite(dev, "media_ldb", imx8mp_media_ldb_sels, base + 0xbf00));
375#endif
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800376
Marek Vasutbc0b9372025-03-23 16:58:53 +0100377 clk_dm(IMX8MP_CLK_DRAM_ALT_ROOT, imx_clk_fixed_factor(dev, "dram_alt_root", "dram_alt", 1, 4));
Marek Vasut33480a92025-03-23 16:58:34 +0100378 clk_dm(IMX8MP_CLK_DRAM_CORE, imx_clk_mux2_flags(dev, "dram_core_clk", base + 0x9800, 24, 1, imx8mp_dram_core_sels, ARRAY_SIZE(imx8mp_dram_core_sels), CLK_IS_CRITICAL));
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800379
Marek Vasut69220472025-03-23 16:58:40 +0100380 clk_dm(IMX8MP_CLK_DRAM1_ROOT, imx_clk_gate4_flags(dev, "dram1_root_clk", "dram_core_clk", base + 0x4050, 0, CLK_IS_CRITICAL));
381 clk_dm(IMX8MP_CLK_ECSPI1_ROOT, imx_clk_gate4(dev, "ecspi1_root_clk", "ecspi1", base + 0x4070, 0));
382 clk_dm(IMX8MP_CLK_ECSPI2_ROOT, imx_clk_gate4(dev, "ecspi2_root_clk", "ecspi2", base + 0x4080, 0));
383 clk_dm(IMX8MP_CLK_ECSPI3_ROOT, imx_clk_gate4(dev, "ecspi3_root_clk", "ecspi3", base + 0x4090, 0));
384 clk_dm(IMX8MP_CLK_ENET1_ROOT, imx_clk_gate4(dev, "enet1_root_clk", "enet_axi", base + 0x40a0, 0));
385 clk_dm(IMX8MP_CLK_GPIO1_ROOT, imx_clk_gate4(dev, "gpio1_root_clk", "ipg_root", base + 0x40b0, 0));
386 clk_dm(IMX8MP_CLK_GPIO2_ROOT, imx_clk_gate4(dev, "gpio2_root_clk", "ipg_root", base + 0x40c0, 0));
387 clk_dm(IMX8MP_CLK_GPIO3_ROOT, imx_clk_gate4(dev, "gpio3_root_clk", "ipg_root", base + 0x40d0, 0));
388 clk_dm(IMX8MP_CLK_GPIO4_ROOT, imx_clk_gate4(dev, "gpio4_root_clk", "ipg_root", base + 0x40e0, 0));
389 clk_dm(IMX8MP_CLK_GPIO5_ROOT, imx_clk_gate4(dev, "gpio5_root_clk", "ipg_root", base + 0x40f0, 0));
390 clk_dm(IMX8MP_CLK_I2C1_ROOT, imx_clk_gate4(dev, "i2c1_root_clk", "i2c1", base + 0x4170, 0));
391 clk_dm(IMX8MP_CLK_I2C2_ROOT, imx_clk_gate4(dev, "i2c2_root_clk", "i2c2", base + 0x4180, 0));
392 clk_dm(IMX8MP_CLK_I2C3_ROOT, imx_clk_gate4(dev, "i2c3_root_clk", "i2c3", base + 0x4190, 0));
393 clk_dm(IMX8MP_CLK_I2C4_ROOT, imx_clk_gate4(dev, "i2c4_root_clk", "i2c4", base + 0x41a0, 0));
394 clk_dm(IMX8MP_CLK_PCIE_ROOT, imx_clk_gate4(dev, "pcie_root_clk", "pcie_aux", base + 0x4250, 0));
395 clk_dm(IMX8MP_CLK_PWM1_ROOT, imx_clk_gate4(dev, "pwm1_root_clk", "pwm1", base + 0x4280, 0));
396 clk_dm(IMX8MP_CLK_PWM2_ROOT, imx_clk_gate4(dev, "pwm2_root_clk", "pwm2", base + 0x4290, 0));
397 clk_dm(IMX8MP_CLK_PWM3_ROOT, imx_clk_gate4(dev, "pwm3_root_clk", "pwm3", base + 0x42a0, 0));
398 clk_dm(IMX8MP_CLK_PWM4_ROOT, imx_clk_gate4(dev, "pwm4_root_clk", "pwm4", base + 0x42b0, 0));
399 clk_dm(IMX8MP_CLK_QOS_ROOT, imx_clk_gate4(dev, "qos_root_clk", "ipg_root", base + 0x42c0, 0));
400 clk_dm(IMX8MP_CLK_QOS_ENET_ROOT, imx_clk_gate4(dev, "qos_enet_root_clk", "ipg_root", base + 0x42e0, 0));
401 clk_dm(IMX8MP_CLK_QSPI_ROOT, imx_clk_gate4(dev, "qspi_root_clk", "qspi", base + 0x42f0, 0));
402 clk_dm(IMX8MP_CLK_I2C5_ROOT, imx_clk_gate2(dev, "i2c5_root_clk", "i2c5", base + 0x4330, 0));
403 clk_dm(IMX8MP_CLK_I2C6_ROOT, imx_clk_gate2(dev, "i2c6_root_clk", "i2c6", base + 0x4340, 0));
404 clk_dm(IMX8MP_CLK_SIM_ENET_ROOT, imx_clk_gate4(dev, "sim_enet_root_clk", "enet_axi", base + 0x4400, 0));
405 clk_dm(IMX8MP_CLK_ENET_QOS_ROOT, imx_clk_gate4(dev, "enet_qos_root_clk", "sim_enet_root_clk", base + 0x43b0, 0));
406 clk_dm(IMX8MP_CLK_UART1_ROOT, imx_clk_gate4(dev, "uart1_root_clk", "uart1", base + 0x4490, 0));
407 clk_dm(IMX8MP_CLK_UART2_ROOT, imx_clk_gate4(dev, "uart2_root_clk", "uart2", base + 0x44a0, 0));
408 clk_dm(IMX8MP_CLK_UART3_ROOT, imx_clk_gate4(dev, "uart3_root_clk", "uart3", base + 0x44b0, 0));
409 clk_dm(IMX8MP_CLK_UART4_ROOT, imx_clk_gate4(dev, "uart4_root_clk", "uart4", base + 0x44c0, 0));
410 clk_dm(IMX8MP_CLK_USB_ROOT, imx_clk_gate2(dev, "usb_root_clk", "hsio_axi", base + 0x44d0, 0));
Marek Vasutfc74bca2025-03-23 16:58:45 +0100411 clk_dm(IMX8MP_CLK_USB_SUSP, imx_clk_gate2(dev, "usb_suspend_clk", "osc_24m", base + 0x44d0, 0));
Marek Vasut69220472025-03-23 16:58:40 +0100412 clk_dm(IMX8MP_CLK_USB_PHY_ROOT, imx_clk_gate4(dev, "usb_phy_root_clk", "usb_phy_ref", base + 0x44f0, 0));
413 clk_dm(IMX8MP_CLK_USDHC1_ROOT, imx_clk_gate4(dev, "usdhc1_root_clk", "usdhc1", base + 0x4510, 0));
414 clk_dm(IMX8MP_CLK_USDHC2_ROOT, imx_clk_gate4(dev, "usdhc2_root_clk", "usdhc2", base + 0x4520, 0));
415 clk_dm(IMX8MP_CLK_WDOG1_ROOT, imx_clk_gate4(dev, "wdog1_root_clk", "wdog", base + 0x4530, 0));
416 clk_dm(IMX8MP_CLK_WDOG2_ROOT, imx_clk_gate4(dev, "wdog2_root_clk", "wdog", base + 0x4540, 0));
417 clk_dm(IMX8MP_CLK_WDOG3_ROOT, imx_clk_gate4(dev, "wdog3_root_clk", "wdog", base + 0x4550, 0));
418 clk_dm(IMX8MP_CLK_HSIO_ROOT, imx_clk_gate4(dev, "hsio_root_clk", "ipg_root", base + 0x45c0, 0));
Miquel Raynalaf602c02025-04-03 09:39:07 +0200419#if CONFIG_IS_ENABLED(VIDEO)
420 clk_dm(IMX8MP_CLK_MEDIA_APB_ROOT, imx_clk_gate2_shared2(dev, "media_apb_root_clk", "media_apb", base + 0x45d0, 0, &share_count_media));
421 clk_dm(IMX8MP_CLK_MEDIA_AXI_ROOT, imx_clk_gate2_shared2(dev, "media_axi_root_clk", "media_axi", base + 0x45d0, 0, &share_count_media));
422 clk_dm(IMX8MP_CLK_MEDIA_DISP1_PIX_ROOT, imx_clk_gate2_shared2(dev, "media_disp1_pix_root_clk", "media_disp1_pix", base + 0x45d0, 0, &share_count_media));
423 clk_dm(IMX8MP_CLK_MEDIA_DISP2_PIX_ROOT, imx_clk_gate2_shared2(dev, "media_disp2_pix_root_clk", "media_disp2_pix", base + 0x45d0, 0, &share_count_media));
424 clk_dm(IMX8MP_CLK_MEDIA_LDB_ROOT, imx_clk_gate2_shared2(dev, "media_ldb_root_clk", "media_ldb", base + 0x45d0, 0, &share_count_media));
425 clk_dm(IMX8MP_CLK_MEDIA_ISP_ROOT, imx_clk_gate2_shared2(dev, "media_isp_root_clk", "media_isp", base + 0x45d0, 0, &share_count_media));
426#endif
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800427
Marek Vasut69220472025-03-23 16:58:40 +0100428 clk_dm(IMX8MP_CLK_USDHC3_ROOT, imx_clk_gate4(dev, "usdhc3_root_clk", "usdhc3", base + 0x45e0, 0));
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800429
Hou Zhiqiang04a06432024-08-01 11:59:46 +0800430 clk_dm(IMX8MP_CLK_ARM,
Marek Vasut33480a92025-03-23 16:58:34 +0100431 imx_clk_mux2_flags(dev, "arm_core", base + 0x9880, 24, 1,
Hou Zhiqiang04a06432024-08-01 11:59:46 +0800432 imx8mp_arm_core_sels,
433 ARRAY_SIZE(imx8mp_arm_core_sels),
434 CLK_IS_CRITICAL));
435
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800436 return 0;
437}
438
439static const struct udevice_id imx8mp_clk_ids[] = {
440 { .compatible = "fsl,imx8mp-ccm" },
441 { },
442};
443
444U_BOOT_DRIVER(imx8mp_clk) = {
445 .name = "clk_imx8mp",
446 .id = UCLASS_CLK,
447 .of_match = imx8mp_clk_ids,
Sean Anderson35c84642022-03-20 16:34:46 -0400448 .ops = &ccf_clk_ops,
Peng Fan3fe8c8d2019-12-30 17:39:18 +0800449 .probe = imx8mp_clk_probe,
450 .flags = DM_FLAG_PRE_RELOC,
451};