blob: 56af0e3a5fb1db4734ca3287f06231c580735af2 [file] [log] [blame]
TsiChungLiew8cb946d2008-01-15 14:15:46 -06001/*
2 * Configuation settings for the Freescale MCF5485 FireEngine board.
3 *
4 * Copyright (C) 2004-2008 Freescale Semiconductor, Inc.
5 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02007 * SPDX-License-Identifier: GPL-2.0+
TsiChungLiew8cb946d2008-01-15 14:15:46 -06008 */
9
10/*
11 * board/config.h - configuration options, board specific
12 */
13
14#ifndef _M5485EVB_H
15#define _M5485EVB_H
16
17/*
18 * High Level Configuration Options
19 * (easy to change)
20 */
TsiChungLiew8cb946d2008-01-15 14:15:46 -060021
TsiChungLiew8cb946d2008-01-15 14:15:46 -060022#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020023#define CONFIG_SYS_UART_PORT (0)
TsiChungLiew8cb946d2008-01-15 14:15:46 -060024
Alison Wang8f6d8f32015-02-12 18:33:15 +080025#undef CONFIG_HW_WATCHDOG
TsiChungLiew8cb946d2008-01-15 14:15:46 -060026#define CONFIG_WATCHDOG_TIMEOUT 5000 /* timeout in milliseconds, max timeout is 6.71sec */
27
TsiChungLiew8cb946d2008-01-15 14:15:46 -060028#define CONFIG_SLTTMR
29
30#define CONFIG_FSLDMAFEC
31#ifdef CONFIG_FSLDMAFEC
TsiChungLiew8cb946d2008-01-15 14:15:46 -060032# define CONFIG_MII 1
TsiChung Liewb3162452008-03-30 01:22:13 -050033# define CONFIG_MII_INIT 1
TsiChungLiew8cb946d2008-01-15 14:15:46 -060034# define CONFIG_HAS_ETH1
35
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020036# define CONFIG_SYS_DMA_USE_INTSRAM 1
37# define CONFIG_SYS_DISCOVER_PHY
38# define CONFIG_SYS_RX_ETH_BUFFER 32
39# define CONFIG_SYS_TX_ETH_BUFFER 48
40# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiew8cb946d2008-01-15 14:15:46 -060041
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020042# define CONFIG_SYS_FEC0_PINMUX 0
43# define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
44# define CONFIG_SYS_FEC1_PINMUX 0
45# define CONFIG_SYS_FEC1_MIIBASE CONFIG_SYS_FEC0_IOBASE
TsiChungLiew8cb946d2008-01-15 14:15:46 -060046
Wolfgang Denka1be4762008-05-20 16:00:29 +020047# define MCFFEC_TOUT_LOOP 50000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020048/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
49# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChungLiew8cb946d2008-01-15 14:15:46 -060050# define FECDUPLEX FULL
51# define FECSPEED _100BASET
52# else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020053# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
54# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiew8cb946d2008-01-15 14:15:46 -060055# endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020056# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChungLiew8cb946d2008-01-15 14:15:46 -060057
TsiChungLiew8cb946d2008-01-15 14:15:46 -060058# define CONFIG_IPADDR 192.162.1.2
59# define CONFIG_NETMASK 255.255.255.0
60# define CONFIG_SERVERIP 192.162.1.1
61# define CONFIG_GATEWAYIP 192.162.1.1
TsiChungLiew8cb946d2008-01-15 14:15:46 -060062
63#endif
64
65#ifdef CONFIG_CMD_USB
TsiChungLiew8cb946d2008-01-15 14:15:46 -060066# define CONFIG_USB_OHCI_NEW
TsiChungLiew8cb946d2008-01-15 14:15:46 -060067/*# define CONFIG_PCI_OHCI*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020068# define CONFIG_SYS_USB_OHCI_REGS_BASE 0x80041000
69# define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
70# define CONFIG_SYS_USB_OHCI_SLOT_NAME "isp1561"
71# define CONFIG_SYS_OHCI_SWAP_REG_ACCESS
TsiChungLiew8cb946d2008-01-15 14:15:46 -060072#endif
73
74/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +020075#define CONFIG_SYS_I2C
76#define CONFIG_SYS_I2C_FSL
77#define CONFIG_SYS_FSL_I2C_SPEED 80000
78#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
79#define CONFIG_SYS_FSL_I2C_OFFSET 0x00008F00
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020080#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
TsiChungLiew8cb946d2008-01-15 14:15:46 -060081
82/* PCI */
83#ifdef CONFIG_CMD_PCI
TsiChung Liew521f97b2008-03-30 01:19:06 -050084#define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
TsiChungLiew8cb946d2008-01-15 14:15:46 -060085
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020086#define CONFIG_SYS_PCI_MEM_BUS 0x80000000
87#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BUS
88#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000
TsiChungLiew8cb946d2008-01-15 14:15:46 -060089
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020090#define CONFIG_SYS_PCI_IO_BUS 0x71000000
91#define CONFIG_SYS_PCI_IO_PHYS CONFIG_SYS_PCI_IO_BUS
92#define CONFIG_SYS_PCI_IO_SIZE 0x01000000
TsiChungLiew8cb946d2008-01-15 14:15:46 -060093
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020094#define CONFIG_SYS_PCI_CFG_BUS 0x70000000
95#define CONFIG_SYS_PCI_CFG_PHYS CONFIG_SYS_PCI_CFG_BUS
96#define CONFIG_SYS_PCI_CFG_SIZE 0x01000000
TsiChungLiew8cb946d2008-01-15 14:15:46 -060097#endif
98
TsiChungLiew8cb946d2008-01-15 14:15:46 -060099#define CONFIG_UDP_CHECKSUM
100
101#define CONFIG_HOSTNAME M548xEVB
102#define CONFIG_EXTRA_ENV_SETTINGS \
103 "netdev=eth0\0" \
104 "loadaddr=10000\0" \
105 "u-boot=u-boot.bin\0" \
106 "load=tftp ${loadaddr) ${u-boot}\0" \
107 "upd=run load; run prog\0" \
108 "prog=prot off bank 1;" \
Jason Jinded4eb42011-08-19 10:10:40 +0800109 "era ff800000 ff83ffff;" \
TsiChungLiew8cb946d2008-01-15 14:15:46 -0600110 "cp.b ${loadaddr} ff800000 ${filesize};"\
111 "save\0" \
112 ""
113
114#define CONFIG_PRAM 512 /* 512 KB */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200115#define CONFIG_SYS_LONGHELP /* undef to save memory */
TsiChungLiew8cb946d2008-01-15 14:15:46 -0600116
117#ifdef CONFIG_CMD_KGDB
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200118# define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
TsiChungLiew8cb946d2008-01-15 14:15:46 -0600119#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200120# define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
TsiChungLiew8cb946d2008-01-15 14:15:46 -0600121#endif
122
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200123#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
124#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
125#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
126#define CONFIG_SYS_LOAD_ADDR 0x00010000
TsiChungLiew8cb946d2008-01-15 14:15:46 -0600127
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200128#define CONFIG_SYS_CLK CONFIG_SYS_BUSCLK
129#define CONFIG_SYS_CPU_CLK CONFIG_SYS_CLK * 2
TsiChungLiew8cb946d2008-01-15 14:15:46 -0600130
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200131#define CONFIG_SYS_MBAR 0xF0000000
132#define CONFIG_SYS_INTSRAM (CONFIG_SYS_MBAR + 0x10000)
133#define CONFIG_SYS_INTSRAMSZ 0x8000
TsiChungLiew8cb946d2008-01-15 14:15:46 -0600134
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200135/*#define CONFIG_SYS_LATCH_ADDR (CONFIG_SYS_CS1_BASE + 0x80000)*/
TsiChungLiew8cb946d2008-01-15 14:15:46 -0600136
137/*
138 * Low Level Configuration Settings
139 * (address mappings, register initial values, etc.)
140 * You should know what you are doing if you make changes here.
141 */
142/*-----------------------------------------------------------------------
143 * Definitions for initial stack pointer and data area (in DPRAM)
144 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200145#define CONFIG_SYS_INIT_RAM_ADDR 0xF2000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200146#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in internal SRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200147#define CONFIG_SYS_INIT_RAM_CTRL 0x21
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200148#define CONFIG_SYS_INIT_RAM1_ADDR (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_RAM_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200149#define CONFIG_SYS_INIT_RAM1_END 0x1000 /* End of used area in internal SRAM */
150#define CONFIG_SYS_INIT_RAM1_CTRL 0x21
Wolfgang Denk0191e472010-10-26 14:34:52 +0200151#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 0x10)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200152#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
TsiChungLiew8cb946d2008-01-15 14:15:46 -0600153
154/*-----------------------------------------------------------------------
155 * Start addresses for the final memory configuration
156 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200157 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiew8cb946d2008-01-15 14:15:46 -0600158 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200159#define CONFIG_SYS_SDRAM_BASE 0x00000000
160#define CONFIG_SYS_SDRAM_CFG1 0x73711630
161#define CONFIG_SYS_SDRAM_CFG2 0x46770000
162#define CONFIG_SYS_SDRAM_CTRL 0xE10B0000
163#define CONFIG_SYS_SDRAM_EMOD 0x40010000
164#define CONFIG_SYS_SDRAM_MODE 0x018D0000
165#define CONFIG_SYS_SDRAM_DRVSTRENGTH 0x000002AA
166#ifdef CONFIG_SYS_DRAMSZ1
167# define CONFIG_SYS_SDRAM_SIZE (CONFIG_SYS_DRAMSZ + CONFIG_SYS_DRAMSZ1)
TsiChungLiew8cb946d2008-01-15 14:15:46 -0600168#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200169# define CONFIG_SYS_SDRAM_SIZE CONFIG_SYS_DRAMSZ
TsiChungLiew8cb946d2008-01-15 14:15:46 -0600170#endif
171
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200172#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
173#define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
TsiChungLiew8cb946d2008-01-15 14:15:46 -0600174
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200175#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
176#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
TsiChungLiew8cb946d2008-01-15 14:15:46 -0600177
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200178#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
TsiChungLiew8cb946d2008-01-15 14:15:46 -0600179
Jason Jinded4eb42011-08-19 10:10:40 +0800180/* Reserve 256 kB for malloc() */
181#define CONFIG_SYS_MALLOC_LEN (256 << 10)
TsiChungLiew8cb946d2008-01-15 14:15:46 -0600182/*
183 * For booting Linux, the board info and command line data
184 * have to be in the first 8 MB of memory, since this is
185 * the maximum mapped by the Linux kernel during initialization ??
186 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200187#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChungLiew8cb946d2008-01-15 14:15:46 -0600188
189/*-----------------------------------------------------------------------
190 * FLASH organization
191 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200192#define CONFIG_SYS_FLASH_CFI
193#ifdef CONFIG_SYS_FLASH_CFI
194# define CONFIG_SYS_FLASH_BASE (CONFIG_SYS_CS0_BASE)
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200195# define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200196# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
197# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
198# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
199# define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
200#ifdef CONFIG_SYS_NOR1SZ
201# define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
202# define CONFIG_SYS_FLASH_SIZE ((CONFIG_SYS_NOR1SZ + CONFIG_SYS_BOOTSZ) << 20)
203# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE, CONFIG_SYS_CS1_BASE }
TsiChungLiew8cb946d2008-01-15 14:15:46 -0600204#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200205# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
206# define CONFIG_SYS_FLASH_SIZE (CONFIG_SYS_BOOTSZ << 20)
TsiChungLiew8cb946d2008-01-15 14:15:46 -0600207#endif
208#endif
209
210/* Configuration for environment
Jason Jinded4eb42011-08-19 10:10:40 +0800211 * Environment is not embedded in u-boot. First time runing may have env
212 * crc error warning if there is no correct environment on the flash.
TsiChungLiew8cb946d2008-01-15 14:15:46 -0600213 */
Jason Jinded4eb42011-08-19 10:10:40 +0800214#define CONFIG_ENV_OFFSET 0x40000
215#define CONFIG_ENV_SECT_SIZE 0x10000
TsiChungLiew8cb946d2008-01-15 14:15:46 -0600216
217/*-----------------------------------------------------------------------
218 * Cache Configuration
219 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200220#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChungLiew8cb946d2008-01-15 14:15:46 -0600221
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600222#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200223 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600224#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200225 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600226#define CONFIG_SYS_ICACHE_INV (CF_CACR_BCINVA + CF_CACR_ICINVA + \
227 CF_CACR_IDCM)
228#define CONFIG_SYS_DCACHE_INV (CF_CACR_DCINVA)
229#define CONFIG_SYS_CACHE_ACR2 (CONFIG_SYS_SDRAM_BASE | \
230 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
231 CF_ACR_EN | CF_ACR_SM_ALL)
232#define CONFIG_SYS_CACHE_ICACR (CF_CACR_BEC | CF_CACR_BCINVA | \
233 CF_CACR_IEC | CF_CACR_ICINVA)
234#define CONFIG_SYS_CACHE_DCACR ((CONFIG_SYS_CACHE_ICACR | \
235 CF_CACR_DEC | CF_CACR_DDCM_P | \
236 CF_CACR_DCINVA) & ~CF_CACR_ICINVA)
237
TsiChungLiew8cb946d2008-01-15 14:15:46 -0600238/*-----------------------------------------------------------------------
239 * Chipselect bank definitions
240 */
241/*
242 * CS0 - NOR Flash 1, 2, 4, or 8MB
243 * CS1 - NOR Flash
244 * CS2 - Available
245 * CS3 - Available
246 * CS4 - Available
247 * CS5 - Available
248 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200249#define CONFIG_SYS_CS0_BASE 0xFF800000
250#define CONFIG_SYS_CS0_MASK (((CONFIG_SYS_BOOTSZ << 20) - 1) & 0xFFFF0001)
251#define CONFIG_SYS_CS0_CTRL 0x00101980
TsiChungLiew8cb946d2008-01-15 14:15:46 -0600252
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200253#ifdef CONFIG_SYS_NOR1SZ
254#define CONFIG_SYS_CS1_BASE 0xE0000000
255#define CONFIG_SYS_CS1_MASK (((CONFIG_SYS_NOR1SZ << 20) - 1) & 0xFFFF0001)
256#define CONFIG_SYS_CS1_CTRL 0x00101D80
TsiChungLiew8cb946d2008-01-15 14:15:46 -0600257#endif
258
259#endif /* _M5485EVB_H */