blob: 2b1b28da8856d3f266a28838468533144b263ab0 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Priyanka Jain8b1a60e2013-10-18 17:19:06 +05302/*
3 * Copyright 2013 Freescale Semiconductor, Inc.
Priyanka Jain8b1a60e2013-10-18 17:19:06 +05304 */
5
6#include <common.h>
7#include <i2c.h>
8#include <hwconfig.h>
9#include <asm/mmu.h>
York Sunf0626592013-09-30 09:22:09 -070010#include <fsl_ddr_sdram.h>
11#include <fsl_ddr_dimm_params.h>
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053012#include <asm/fsl_law.h>
Tang Yuantian760eafc2014-11-21 11:17:16 +080013#include <asm/mpc85xx_gpio.h>
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053014#include "ddr.h"
15
16DECLARE_GLOBAL_DATA_PTR;
17
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053018void fsl_ddr_board_options(memctl_options_t *popts,
19 dimm_params_t *pdimm,
20 unsigned int ctrl_num)
21{
22 const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
23 ulong ddr_freq;
24
25 if (ctrl_num > 1) {
26 printf("Not supported controller number %d\n", ctrl_num);
27 return;
28 }
29 if (!pdimm->n_ranks)
30 return;
31
32 pbsp = udimms[0];
33
Priyanka Jain37e7f6a2014-02-26 09:38:37 +053034 /* Get clk_adjust according to the board ddr
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053035 * freqency and n_banks specified in board_specific_parameters table.
36 */
37 ddr_freq = get_ddr_freq(0) / 1000000;
38 while (pbsp->datarate_mhz_high) {
39 if (pbsp->n_ranks == pdimm->n_ranks &&
40 (pdimm->rank_density >> 30) >= pbsp->rank_gb) {
41 if (ddr_freq <= pbsp->datarate_mhz_high) {
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053042 popts->clk_adjust = pbsp->clk_adjust;
43 popts->wrlvl_start = pbsp->wrlvl_start;
44 popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
45 popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053046 goto found;
47 }
48 pbsp_highest = pbsp;
49 }
50 pbsp++;
51 }
52
53 if (pbsp_highest) {
54 printf("Error: board specific timing not found\n");
55 printf("for data rate %lu MT/s\n", ddr_freq);
56 printf("Trying to use the highest speed (%u) parameters\n",
57 pbsp_highest->datarate_mhz_high);
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053058 popts->clk_adjust = pbsp_highest->clk_adjust;
59 popts->wrlvl_start = pbsp_highest->wrlvl_start;
60 popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
61 popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053062 } else {
63 panic("DIMM is not supported by this board");
64 }
65found:
66 debug("Found timing match: n_ranks %d, data rate %d, rank_gb %d\n"
67 "\tclk_adjust %d, wrlvl_start %d, wrlvl_ctrl_2 0x%x, "
68 "wrlvl_ctrl_3 0x%x\n",
69 pbsp->n_ranks, pbsp->datarate_mhz_high, pbsp->rank_gb,
70 pbsp->clk_adjust, pbsp->wrlvl_start, pbsp->wrlvl_ctl_2,
71 pbsp->wrlvl_ctl_3);
72
73 /*
74 * Factors to consider for half-strength driver enable:
75 * - number of DIMMs installed
76 */
Priyanka Jaine7597fe2015-06-05 15:29:02 +053077#ifdef CONFIG_SYS_FSL_DDR4
78 popts->half_strength_driver_enable = 1;
Shengzhou Liu29a53012016-11-15 17:15:21 +080079 /* optimize cpo for erratum A-009942 */
80 popts->cpo_sample = 0x59;
Priyanka Jaine7597fe2015-06-05 15:29:02 +053081#else
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053082 popts->half_strength_driver_enable = 0;
Priyanka Jaine7597fe2015-06-05 15:29:02 +053083#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053084 /*
85 * Write leveling override
86 */
87 popts->wrlvl_override = 1;
88 popts->wrlvl_sample = 0xf;
89
90 /*
91 * rtt and rtt_wr override
92 */
93 popts->rtt_override = 0;
94
95 /* Enable ZQ calibration */
96 popts->zq_en = 1;
97
98 /* DHC_EN =1, ODT = 75 Ohm */
Priyanka Jaine7597fe2015-06-05 15:29:02 +053099#ifdef CONFIG_SYS_FSL_DDR4
100 popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_120OHM);
101 popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_120OHM) |
102 DDR_CDR2_VREF_OVRD(70); /* Vref = 70% */
103#else
Priyanka Jain0352a982014-09-05 15:18:31 +0530104 popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_75ohm);
105 popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_75ohm);
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530106#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530107}
108
Tang Yuantian760eafc2014-11-21 11:17:16 +0800109#if defined(CONFIG_DEEP_SLEEP)
110void board_mem_sleep_setup(void)
111{
112 void __iomem *cpld_base = (void *)CONFIG_SYS_CPLD_BASE;
113
114 /* does not provide HW signals for power management */
115 clrbits_8(cpld_base + 0x17, 0x40);
116 /* Disable MCKE isolation */
117 gpio_set_value(2, 0);
118 udelay(1);
119}
120#endif
121
Simon Glassd35f3382017-04-06 12:47:05 -0600122int dram_init(void)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530123{
124 phys_size_t dram_size;
125
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530126#if defined(CONFIG_SPL_BUILD) || !defined(CONFIG_RAMBOOT_PBL)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530127 puts("Initializing....using SPD\n");
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530128 dram_size = fsl_ddr_sdram();
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530129#else
130 dram_size = fsl_ddr_sdram_size();
131#endif
Shengzhou Liu0246ade2016-05-31 15:39:06 +0800132 dram_size = setup_ddr_tlbs(dram_size / 0x100000);
133 dram_size *= 0x100000;
Tang Yuantian760eafc2014-11-21 11:17:16 +0800134
135#if defined(CONFIG_DEEP_SLEEP) && !defined(CONFIG_SPL_BUILD)
136 fsl_dp_resume();
137#endif
138
Simon Glass39f90ba2017-03-31 08:40:25 -0600139 gd->ram_size = dram_size;
140
141 return 0;
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530142}