blob: fb12732926d4577c2d3c15853af4cf05afbe467d [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Simon Glassb94dc892015-03-05 12:25:25 -07002/*
3 * Copyright (c) 2014 Google, Inc
4 * Written by Simon Glass <sjg@chromium.org>
Simon Glassb94dc892015-03-05 12:25:25 -07005 */
6
Patrick Delaunay81313352021-04-27 11:02:19 +02007#define LOG_CATEGORY UCLASS_PCI
8
Simon Glassb94dc892015-03-05 12:25:25 -07009#include <common.h>
10#include <dm.h>
11#include <errno.h>
Simon Glass97589732020-05-10 11:40:02 -060012#include <init.h>
Simon Glass0f2af882020-05-10 11:40:05 -060013#include <log.h>
Simon Glass9bc15642020-02-03 07:36:16 -070014#include <malloc.h>
Simon Glassb94dc892015-03-05 12:25:25 -070015#include <pci.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060016#include <asm/global_data.h>
Simon Glassc5f053b2015-11-29 13:18:03 -070017#include <asm/io.h>
Simon Glassb94dc892015-03-05 12:25:25 -070018#include <dm/device-internal.h>
Simon Glass89d83232017-05-18 20:09:51 -060019#include <dm/lists.h>
Simon Glassbe706102020-12-16 21:20:18 -070020#include <dm/uclass-internal.h>
Bin Mengc0820a42015-08-20 06:40:23 -070021#if defined(CONFIG_X86) && defined(CONFIG_HAVE_FSP)
Simon Glassef8a2dd2019-08-24 14:19:05 -060022#include <asm/fsp/fsp_support.h>
Bin Mengc0820a42015-08-20 06:40:23 -070023#endif
Simon Glass8807a562021-06-27 17:50:57 -060024#include <dt-bindings/pci/pci.h>
Simon Glassdbd79542020-05-10 11:40:11 -060025#include <linux/delay.h>
Simon Glass37a3f94b2015-11-29 13:17:49 -070026#include "pci_internal.h"
Simon Glassb94dc892015-03-05 12:25:25 -070027
28DECLARE_GLOBAL_DATA_PTR;
29
Simon Glass2e4e4432016-01-18 20:19:14 -070030int pci_get_bus(int busnum, struct udevice **busp)
Simon Glass7d07e592015-08-31 18:55:35 -060031{
32 int ret;
33
34 ret = uclass_get_device_by_seq(UCLASS_PCI, busnum, busp);
35
36 /* Since buses may not be numbered yet try a little harder with bus 0 */
37 if (ret == -ENODEV) {
Simon Glassc7298e72016-02-11 13:23:26 -070038 ret = uclass_first_device_err(UCLASS_PCI, busp);
Simon Glass7d07e592015-08-31 18:55:35 -060039 if (ret)
40 return ret;
Simon Glass7d07e592015-08-31 18:55:35 -060041 ret = uclass_get_device_by_seq(UCLASS_PCI, busnum, busp);
42 }
43
44 return ret;
45}
46
Simon Glass6256d672015-11-19 20:27:00 -070047struct udevice *pci_get_controller(struct udevice *dev)
48{
49 while (device_is_on_pci_bus(dev))
50 dev = dev->parent;
51
52 return dev;
53}
54
Simon Glassc92aac12020-01-27 08:49:38 -070055pci_dev_t dm_pci_get_bdf(const struct udevice *dev)
Simon Glassc9118d42015-07-06 16:47:46 -060056{
Simon Glassb75b15b2020-12-03 16:55:23 -070057 struct pci_child_plat *pplat = dev_get_parent_plat(dev);
Simon Glassc9118d42015-07-06 16:47:46 -060058 struct udevice *bus = dev->parent;
59
Simon Glass1c6449c2019-12-29 21:19:14 -070060 /*
61 * This error indicates that @dev is a device on an unprobed PCI bus.
62 * The bus likely has bus=seq == -1, so the PCI_ADD_BUS() macro below
63 * will produce a bad BDF>
64 *
65 * A common cause of this problem is that this function is called in the
Simon Glassaad29ae2020-12-03 16:55:21 -070066 * of_to_plat() method of @dev. Accessing the PCI bus in that
Simon Glass1c6449c2019-12-29 21:19:14 -070067 * method is not allowed, since it has not yet been probed. To fix this,
68 * move that access to the probe() method of @dev instead.
69 */
70 if (!device_active(bus))
71 log_err("PCI: Device '%s' on unprobed bus '%s'\n", dev->name,
72 bus->name);
Simon Glass75e534b2020-12-16 21:20:07 -070073 return PCI_ADD_BUS(dev_seq(bus), pplat->devfn);
Simon Glassc9118d42015-07-06 16:47:46 -060074}
75
Simon Glassb94dc892015-03-05 12:25:25 -070076/**
77 * pci_get_bus_max() - returns the bus number of the last active bus
78 *
79 * @return last bus number, or -1 if no active buses
80 */
81static int pci_get_bus_max(void)
82{
83 struct udevice *bus;
84 struct uclass *uc;
85 int ret = -1;
86
87 ret = uclass_get(UCLASS_PCI, &uc);
88 uclass_foreach_dev(bus, uc) {
Simon Glass75e534b2020-12-16 21:20:07 -070089 if (dev_seq(bus) > ret)
90 ret = dev_seq(bus);
Simon Glassb94dc892015-03-05 12:25:25 -070091 }
92
93 debug("%s: ret=%d\n", __func__, ret);
94
95 return ret;
96}
97
98int pci_last_busno(void)
99{
Bin Meng5bc3f8a2015-10-01 00:36:01 -0700100 return pci_get_bus_max();
Simon Glassb94dc892015-03-05 12:25:25 -0700101}
102
103int pci_get_ff(enum pci_size_t size)
104{
105 switch (size) {
106 case PCI_SIZE_8:
107 return 0xff;
108 case PCI_SIZE_16:
109 return 0xffff;
110 default:
111 return 0xffffffff;
112 }
113}
114
Marek Vasutb4535792018-10-10 21:27:06 +0200115static void pci_dev_find_ofnode(struct udevice *bus, phys_addr_t bdf,
116 ofnode *rnode)
117{
118 struct fdt_pci_addr addr;
119 ofnode node;
120 int ret;
121
122 dev_for_each_subnode(node, bus) {
123 ret = ofnode_read_pci_addr(node, FDT_PCI_SPACE_CONFIG, "reg",
124 &addr);
125 if (ret)
126 continue;
127
128 if (PCI_MASK_BUS(addr.phys_hi) != PCI_MASK_BUS(bdf))
129 continue;
130
131 *rnode = node;
132 break;
133 }
134};
135
Simon Glass2a311e82020-01-27 08:49:37 -0700136int pci_bus_find_devfn(const struct udevice *bus, pci_dev_t find_devfn,
Simon Glassb94dc892015-03-05 12:25:25 -0700137 struct udevice **devp)
138{
139 struct udevice *dev;
140
141 for (device_find_first_child(bus, &dev);
142 dev;
143 device_find_next_child(&dev)) {
Simon Glassb75b15b2020-12-03 16:55:23 -0700144 struct pci_child_plat *pplat;
Simon Glassb94dc892015-03-05 12:25:25 -0700145
Simon Glass71fa5b42020-12-03 16:55:18 -0700146 pplat = dev_get_parent_plat(dev);
Simon Glassb94dc892015-03-05 12:25:25 -0700147 if (pplat && pplat->devfn == find_devfn) {
148 *devp = dev;
149 return 0;
150 }
151 }
152
153 return -ENODEV;
154}
155
Simon Glass84283d52015-11-29 13:17:48 -0700156int dm_pci_bus_find_bdf(pci_dev_t bdf, struct udevice **devp)
Simon Glassb94dc892015-03-05 12:25:25 -0700157{
158 struct udevice *bus;
159 int ret;
160
Simon Glass7d07e592015-08-31 18:55:35 -0600161 ret = pci_get_bus(PCI_BUS(bdf), &bus);
Simon Glassb94dc892015-03-05 12:25:25 -0700162 if (ret)
163 return ret;
164 return pci_bus_find_devfn(bus, PCI_MASK_BUS(bdf), devp);
165}
166
167static int pci_device_matches_ids(struct udevice *dev,
Simon Glass3f7dc6e2021-06-27 17:50:56 -0600168 const struct pci_device_id *ids)
Simon Glassb94dc892015-03-05 12:25:25 -0700169{
Simon Glassb75b15b2020-12-03 16:55:23 -0700170 struct pci_child_plat *pplat;
Simon Glassb94dc892015-03-05 12:25:25 -0700171 int i;
172
Simon Glass71fa5b42020-12-03 16:55:18 -0700173 pplat = dev_get_parent_plat(dev);
Simon Glassb94dc892015-03-05 12:25:25 -0700174 if (!pplat)
175 return -EINVAL;
176 for (i = 0; ids[i].vendor != 0; i++) {
177 if (pplat->vendor == ids[i].vendor &&
178 pplat->device == ids[i].device)
179 return i;
180 }
181
182 return -EINVAL;
183}
184
Simon Glass3f7dc6e2021-06-27 17:50:56 -0600185int pci_bus_find_devices(struct udevice *bus, const struct pci_device_id *ids,
Simon Glassb94dc892015-03-05 12:25:25 -0700186 int *indexp, struct udevice **devp)
187{
188 struct udevice *dev;
189
190 /* Scan all devices on this bus */
191 for (device_find_first_child(bus, &dev);
192 dev;
193 device_find_next_child(&dev)) {
194 if (pci_device_matches_ids(dev, ids) >= 0) {
195 if ((*indexp)-- <= 0) {
196 *devp = dev;
197 return 0;
198 }
199 }
200 }
201
202 return -ENODEV;
203}
204
Simon Glass3f7dc6e2021-06-27 17:50:56 -0600205int pci_find_device_id(const struct pci_device_id *ids, int index,
Simon Glassb94dc892015-03-05 12:25:25 -0700206 struct udevice **devp)
207{
208 struct udevice *bus;
209
210 /* Scan all known buses */
211 for (uclass_first_device(UCLASS_PCI, &bus);
212 bus;
213 uclass_next_device(&bus)) {
214 if (!pci_bus_find_devices(bus, ids, &index, devp))
215 return 0;
216 }
217 *devp = NULL;
218
219 return -ENODEV;
220}
221
Simon Glass70e0c582015-11-29 13:17:50 -0700222static int dm_pci_bus_find_device(struct udevice *bus, unsigned int vendor,
223 unsigned int device, int *indexp,
224 struct udevice **devp)
225{
Simon Glassb75b15b2020-12-03 16:55:23 -0700226 struct pci_child_plat *pplat;
Simon Glass70e0c582015-11-29 13:17:50 -0700227 struct udevice *dev;
228
229 for (device_find_first_child(bus, &dev);
230 dev;
231 device_find_next_child(&dev)) {
Simon Glass71fa5b42020-12-03 16:55:18 -0700232 pplat = dev_get_parent_plat(dev);
Simon Glass70e0c582015-11-29 13:17:50 -0700233 if (pplat->vendor == vendor && pplat->device == device) {
234 if (!(*indexp)--) {
235 *devp = dev;
236 return 0;
237 }
238 }
239 }
240
241 return -ENODEV;
242}
243
244int dm_pci_find_device(unsigned int vendor, unsigned int device, int index,
245 struct udevice **devp)
246{
247 struct udevice *bus;
248
249 /* Scan all known buses */
250 for (uclass_first_device(UCLASS_PCI, &bus);
251 bus;
252 uclass_next_device(&bus)) {
253 if (!dm_pci_bus_find_device(bus, vendor, device, &index, devp))
254 return device_probe(*devp);
255 }
256 *devp = NULL;
257
258 return -ENODEV;
259}
260
Simon Glassb639d512015-11-29 13:17:52 -0700261int dm_pci_find_class(uint find_class, int index, struct udevice **devp)
262{
263 struct udevice *dev;
264
265 /* Scan all known buses */
266 for (pci_find_first_device(&dev);
267 dev;
268 pci_find_next_device(&dev)) {
Simon Glassb75b15b2020-12-03 16:55:23 -0700269 struct pci_child_plat *pplat = dev_get_parent_plat(dev);
Simon Glassb639d512015-11-29 13:17:52 -0700270
271 if (pplat->class == find_class && !index--) {
272 *devp = dev;
273 return device_probe(*devp);
274 }
275 }
276 *devp = NULL;
277
278 return -ENODEV;
279}
280
Simon Glassb94dc892015-03-05 12:25:25 -0700281int pci_bus_write_config(struct udevice *bus, pci_dev_t bdf, int offset,
282 unsigned long value, enum pci_size_t size)
283{
284 struct dm_pci_ops *ops;
285
286 ops = pci_get_ops(bus);
287 if (!ops->write_config)
288 return -ENOSYS;
289 return ops->write_config(bus, bdf, offset, value, size);
290}
291
Simon Glass9cec2df2016-03-06 19:27:52 -0700292int pci_bus_clrset_config32(struct udevice *bus, pci_dev_t bdf, int offset,
293 u32 clr, u32 set)
294{
295 ulong val;
296 int ret;
297
298 ret = pci_bus_read_config(bus, bdf, offset, &val, PCI_SIZE_32);
299 if (ret)
300 return ret;
301 val &= ~clr;
302 val |= set;
303
304 return pci_bus_write_config(bus, bdf, offset, val, PCI_SIZE_32);
305}
306
Simon Glassb94dc892015-03-05 12:25:25 -0700307int pci_write_config(pci_dev_t bdf, int offset, unsigned long value,
308 enum pci_size_t size)
309{
310 struct udevice *bus;
311 int ret;
312
Simon Glass7d07e592015-08-31 18:55:35 -0600313 ret = pci_get_bus(PCI_BUS(bdf), &bus);
Simon Glassb94dc892015-03-05 12:25:25 -0700314 if (ret)
315 return ret;
316
Bin Meng0a721522015-07-19 00:20:04 +0800317 return pci_bus_write_config(bus, bdf, offset, value, size);
Simon Glassb94dc892015-03-05 12:25:25 -0700318}
319
Simon Glass94ef2422015-08-10 07:05:03 -0600320int dm_pci_write_config(struct udevice *dev, int offset, unsigned long value,
321 enum pci_size_t size)
322{
323 struct udevice *bus;
324
Bin Meng05bedb12015-09-11 03:24:34 -0700325 for (bus = dev; device_is_on_pci_bus(bus);)
Simon Glass94ef2422015-08-10 07:05:03 -0600326 bus = bus->parent;
Simon Glasseaa14892015-11-29 13:17:47 -0700327 return pci_bus_write_config(bus, dm_pci_get_bdf(dev), offset, value,
328 size);
Simon Glass94ef2422015-08-10 07:05:03 -0600329}
330
Simon Glassb94dc892015-03-05 12:25:25 -0700331int pci_write_config32(pci_dev_t bdf, int offset, u32 value)
332{
333 return pci_write_config(bdf, offset, value, PCI_SIZE_32);
334}
335
336int pci_write_config16(pci_dev_t bdf, int offset, u16 value)
337{
338 return pci_write_config(bdf, offset, value, PCI_SIZE_16);
339}
340
341int pci_write_config8(pci_dev_t bdf, int offset, u8 value)
342{
343 return pci_write_config(bdf, offset, value, PCI_SIZE_8);
344}
345
Simon Glass94ef2422015-08-10 07:05:03 -0600346int dm_pci_write_config8(struct udevice *dev, int offset, u8 value)
347{
348 return dm_pci_write_config(dev, offset, value, PCI_SIZE_8);
349}
350
351int dm_pci_write_config16(struct udevice *dev, int offset, u16 value)
352{
353 return dm_pci_write_config(dev, offset, value, PCI_SIZE_16);
354}
355
356int dm_pci_write_config32(struct udevice *dev, int offset, u32 value)
357{
358 return dm_pci_write_config(dev, offset, value, PCI_SIZE_32);
359}
360
Simon Glassc92aac12020-01-27 08:49:38 -0700361int pci_bus_read_config(const struct udevice *bus, pci_dev_t bdf, int offset,
Simon Glassb94dc892015-03-05 12:25:25 -0700362 unsigned long *valuep, enum pci_size_t size)
363{
364 struct dm_pci_ops *ops;
365
366 ops = pci_get_ops(bus);
367 if (!ops->read_config)
368 return -ENOSYS;
369 return ops->read_config(bus, bdf, offset, valuep, size);
370}
371
372int pci_read_config(pci_dev_t bdf, int offset, unsigned long *valuep,
373 enum pci_size_t size)
374{
375 struct udevice *bus;
376 int ret;
377
Simon Glass7d07e592015-08-31 18:55:35 -0600378 ret = pci_get_bus(PCI_BUS(bdf), &bus);
Simon Glassb94dc892015-03-05 12:25:25 -0700379 if (ret)
380 return ret;
381
Bin Meng0a721522015-07-19 00:20:04 +0800382 return pci_bus_read_config(bus, bdf, offset, valuep, size);
Simon Glassb94dc892015-03-05 12:25:25 -0700383}
384
Simon Glassc92aac12020-01-27 08:49:38 -0700385int dm_pci_read_config(const struct udevice *dev, int offset,
386 unsigned long *valuep, enum pci_size_t size)
Simon Glass94ef2422015-08-10 07:05:03 -0600387{
Simon Glassc92aac12020-01-27 08:49:38 -0700388 const struct udevice *bus;
Simon Glass94ef2422015-08-10 07:05:03 -0600389
Bin Meng05bedb12015-09-11 03:24:34 -0700390 for (bus = dev; device_is_on_pci_bus(bus);)
Simon Glass94ef2422015-08-10 07:05:03 -0600391 bus = bus->parent;
Simon Glasseaa14892015-11-29 13:17:47 -0700392 return pci_bus_read_config(bus, dm_pci_get_bdf(dev), offset, valuep,
Simon Glass94ef2422015-08-10 07:05:03 -0600393 size);
394}
395
Simon Glassb94dc892015-03-05 12:25:25 -0700396int pci_read_config32(pci_dev_t bdf, int offset, u32 *valuep)
397{
398 unsigned long value;
399 int ret;
400
401 ret = pci_read_config(bdf, offset, &value, PCI_SIZE_32);
402 if (ret)
403 return ret;
404 *valuep = value;
405
406 return 0;
407}
408
409int pci_read_config16(pci_dev_t bdf, int offset, u16 *valuep)
410{
411 unsigned long value;
412 int ret;
413
414 ret = pci_read_config(bdf, offset, &value, PCI_SIZE_16);
415 if (ret)
416 return ret;
417 *valuep = value;
418
419 return 0;
420}
421
422int pci_read_config8(pci_dev_t bdf, int offset, u8 *valuep)
423{
424 unsigned long value;
425 int ret;
426
427 ret = pci_read_config(bdf, offset, &value, PCI_SIZE_8);
428 if (ret)
429 return ret;
430 *valuep = value;
431
432 return 0;
433}
434
Simon Glassc92aac12020-01-27 08:49:38 -0700435int dm_pci_read_config8(const struct udevice *dev, int offset, u8 *valuep)
Simon Glass94ef2422015-08-10 07:05:03 -0600436{
437 unsigned long value;
438 int ret;
439
440 ret = dm_pci_read_config(dev, offset, &value, PCI_SIZE_8);
441 if (ret)
442 return ret;
443 *valuep = value;
444
445 return 0;
446}
447
Simon Glassc92aac12020-01-27 08:49:38 -0700448int dm_pci_read_config16(const struct udevice *dev, int offset, u16 *valuep)
Simon Glass94ef2422015-08-10 07:05:03 -0600449{
450 unsigned long value;
451 int ret;
452
453 ret = dm_pci_read_config(dev, offset, &value, PCI_SIZE_16);
454 if (ret)
455 return ret;
456 *valuep = value;
457
458 return 0;
459}
460
Simon Glassc92aac12020-01-27 08:49:38 -0700461int dm_pci_read_config32(const struct udevice *dev, int offset, u32 *valuep)
Simon Glass94ef2422015-08-10 07:05:03 -0600462{
463 unsigned long value;
464 int ret;
465
466 ret = dm_pci_read_config(dev, offset, &value, PCI_SIZE_32);
467 if (ret)
468 return ret;
469 *valuep = value;
470
471 return 0;
472}
473
Simon Glass9cec2df2016-03-06 19:27:52 -0700474int dm_pci_clrset_config8(struct udevice *dev, int offset, u32 clr, u32 set)
475{
476 u8 val;
477 int ret;
478
479 ret = dm_pci_read_config8(dev, offset, &val);
480 if (ret)
481 return ret;
482 val &= ~clr;
483 val |= set;
484
485 return dm_pci_write_config8(dev, offset, val);
486}
487
488int dm_pci_clrset_config16(struct udevice *dev, int offset, u32 clr, u32 set)
489{
490 u16 val;
491 int ret;
492
493 ret = dm_pci_read_config16(dev, offset, &val);
494 if (ret)
495 return ret;
496 val &= ~clr;
497 val |= set;
498
499 return dm_pci_write_config16(dev, offset, val);
500}
501
502int dm_pci_clrset_config32(struct udevice *dev, int offset, u32 clr, u32 set)
503{
504 u32 val;
505 int ret;
506
507 ret = dm_pci_read_config32(dev, offset, &val);
508 if (ret)
509 return ret;
510 val &= ~clr;
511 val |= set;
512
513 return dm_pci_write_config32(dev, offset, val);
514}
515
Bin Menga0705782015-10-01 00:36:02 -0700516static void set_vga_bridge_bits(struct udevice *dev)
517{
518 struct udevice *parent = dev->parent;
519 u16 bc;
520
Simon Glass75e534b2020-12-16 21:20:07 -0700521 while (dev_seq(parent) != 0) {
Bin Menga0705782015-10-01 00:36:02 -0700522 dm_pci_read_config16(parent, PCI_BRIDGE_CONTROL, &bc);
523 bc |= PCI_BRIDGE_CTL_VGA;
524 dm_pci_write_config16(parent, PCI_BRIDGE_CONTROL, bc);
525 parent = parent->parent;
526 }
527}
528
Simon Glassb94dc892015-03-05 12:25:25 -0700529int pci_auto_config_devices(struct udevice *bus)
530{
Simon Glass95588622020-12-22 19:30:28 -0700531 struct pci_controller *hose = dev_get_uclass_priv(bus);
Simon Glassb75b15b2020-12-03 16:55:23 -0700532 struct pci_child_plat *pplat;
Simon Glassb94dc892015-03-05 12:25:25 -0700533 unsigned int sub_bus;
534 struct udevice *dev;
535 int ret;
536
Simon Glass75e534b2020-12-16 21:20:07 -0700537 sub_bus = dev_seq(bus);
Simon Glassb94dc892015-03-05 12:25:25 -0700538 debug("%s: start\n", __func__);
539 pciauto_config_init(hose);
540 for (ret = device_find_first_child(bus, &dev);
541 !ret && dev;
542 ret = device_find_next_child(&dev)) {
Simon Glassb94dc892015-03-05 12:25:25 -0700543 unsigned int max_bus;
Simon Glassb072d522015-09-08 17:52:47 -0600544 int ret;
Simon Glassb94dc892015-03-05 12:25:25 -0700545
Simon Glassb94dc892015-03-05 12:25:25 -0700546 debug("%s: device %s\n", __func__, dev->name);
Simon Glassf1d50f72020-12-19 10:40:13 -0700547 if (dev_has_ofnode(dev) &&
Suneel Garapatif8c86282020-05-04 21:25:25 -0700548 dev_read_bool(dev, "pci,no-autoconfig"))
Simon Glassf3005fb2020-04-08 16:57:26 -0600549 continue;
Simon Glass37a3f94b2015-11-29 13:17:49 -0700550 ret = dm_pciauto_config_device(dev);
Simon Glassb072d522015-09-08 17:52:47 -0600551 if (ret < 0)
Simon Glassbe706102020-12-16 21:20:18 -0700552 return log_msg_ret("auto", ret);
Simon Glassb072d522015-09-08 17:52:47 -0600553 max_bus = ret;
Simon Glassb94dc892015-03-05 12:25:25 -0700554 sub_bus = max(sub_bus, max_bus);
Bin Menga0705782015-10-01 00:36:02 -0700555
Masami Hiramatsu7ccdc672021-06-04 18:43:34 +0900556 if (dev_get_parent(dev) == bus)
557 continue;
558
Simon Glass71fa5b42020-12-03 16:55:18 -0700559 pplat = dev_get_parent_plat(dev);
Bin Menga0705782015-10-01 00:36:02 -0700560 if (pplat->class == (PCI_CLASS_DISPLAY_VGA << 8))
561 set_vga_bridge_bits(dev);
Simon Glassb94dc892015-03-05 12:25:25 -0700562 }
563 debug("%s: done\n", __func__);
564
Simon Glassbe706102020-12-16 21:20:18 -0700565 return log_msg_ret("sub", sub_bus);
Simon Glassb94dc892015-03-05 12:25:25 -0700566}
567
Tuomas Tynkkynen8cce4cf2017-09-19 23:18:03 +0300568int pci_generic_mmap_write_config(
Simon Glass2a311e82020-01-27 08:49:37 -0700569 const struct udevice *bus,
570 int (*addr_f)(const struct udevice *bus, pci_dev_t bdf, uint offset,
571 void **addrp),
Tuomas Tynkkynen8cce4cf2017-09-19 23:18:03 +0300572 pci_dev_t bdf,
573 uint offset,
574 ulong value,
575 enum pci_size_t size)
576{
577 void *address;
578
579 if (addr_f(bus, bdf, offset, &address) < 0)
580 return 0;
581
582 switch (size) {
583 case PCI_SIZE_8:
584 writeb(value, address);
585 return 0;
586 case PCI_SIZE_16:
587 writew(value, address);
588 return 0;
589 case PCI_SIZE_32:
590 writel(value, address);
591 return 0;
592 default:
593 return -EINVAL;
594 }
595}
596
597int pci_generic_mmap_read_config(
Simon Glass2a311e82020-01-27 08:49:37 -0700598 const struct udevice *bus,
599 int (*addr_f)(const struct udevice *bus, pci_dev_t bdf, uint offset,
600 void **addrp),
Tuomas Tynkkynen8cce4cf2017-09-19 23:18:03 +0300601 pci_dev_t bdf,
602 uint offset,
603 ulong *valuep,
604 enum pci_size_t size)
605{
606 void *address;
607
608 if (addr_f(bus, bdf, offset, &address) < 0) {
609 *valuep = pci_get_ff(size);
610 return 0;
611 }
612
613 switch (size) {
614 case PCI_SIZE_8:
615 *valuep = readb(address);
616 return 0;
617 case PCI_SIZE_16:
618 *valuep = readw(address);
619 return 0;
620 case PCI_SIZE_32:
621 *valuep = readl(address);
622 return 0;
623 default:
624 return -EINVAL;
625 }
626}
627
Simon Glass37a3f94b2015-11-29 13:17:49 -0700628int dm_pci_hose_probe_bus(struct udevice *bus)
Simon Glassb94dc892015-03-05 12:25:25 -0700629{
Simon Glassb94dc892015-03-05 12:25:25 -0700630 int sub_bus;
631 int ret;
Suneel Garapati1b9c44e2019-10-19 15:52:32 -0700632 int ea_pos;
633 u8 reg;
Simon Glassb94dc892015-03-05 12:25:25 -0700634
635 debug("%s\n", __func__);
Simon Glassb94dc892015-03-05 12:25:25 -0700636
Suneel Garapati1b9c44e2019-10-19 15:52:32 -0700637 ea_pos = dm_pci_find_capability(bus, PCI_CAP_ID_EA);
638 if (ea_pos) {
639 dm_pci_read_config8(bus, ea_pos + sizeof(u32) + sizeof(u8),
640 &reg);
641 sub_bus = reg;
642 } else {
643 sub_bus = pci_get_bus_max() + 1;
644 }
Simon Glassb94dc892015-03-05 12:25:25 -0700645 debug("%s: bus = %d/%s\n", __func__, sub_bus, bus->name);
Simon Glass37a3f94b2015-11-29 13:17:49 -0700646 dm_pciauto_prescan_setup_bridge(bus, sub_bus);
Simon Glassb94dc892015-03-05 12:25:25 -0700647
648 ret = device_probe(bus);
649 if (ret) {
Simon Glass3b02d842015-09-08 17:52:48 -0600650 debug("%s: Cannot probe bus %s: %d\n", __func__, bus->name,
Simon Glassb94dc892015-03-05 12:25:25 -0700651 ret);
Simon Glassbe706102020-12-16 21:20:18 -0700652 return log_msg_ret("probe", ret);
Simon Glassb94dc892015-03-05 12:25:25 -0700653 }
Suneel Garapati1b9c44e2019-10-19 15:52:32 -0700654
Masami Hiramatsuff022452021-04-16 14:53:46 -0700655 if (!ea_pos)
656 sub_bus = pci_get_bus_max();
657
Simon Glass37a3f94b2015-11-29 13:17:49 -0700658 dm_pciauto_postscan_setup_bridge(bus, sub_bus);
Simon Glassb94dc892015-03-05 12:25:25 -0700659
660 return sub_bus;
661}
662
Simon Glass318d71c2015-07-06 16:47:44 -0600663/**
664 * pci_match_one_device - Tell if a PCI device structure has a matching
665 * PCI device id structure
666 * @id: single PCI device id structure to match
Hou Zhiqiangd19d0612017-03-22 16:07:24 +0800667 * @find: the PCI device id structure to match against
Simon Glass318d71c2015-07-06 16:47:44 -0600668 *
Hou Zhiqiangd19d0612017-03-22 16:07:24 +0800669 * Returns true if the finding pci_device_id structure matched or false if
670 * there is no match.
Simon Glass318d71c2015-07-06 16:47:44 -0600671 */
672static bool pci_match_one_id(const struct pci_device_id *id,
673 const struct pci_device_id *find)
674{
675 if ((id->vendor == PCI_ANY_ID || id->vendor == find->vendor) &&
676 (id->device == PCI_ANY_ID || id->device == find->device) &&
677 (id->subvendor == PCI_ANY_ID || id->subvendor == find->subvendor) &&
678 (id->subdevice == PCI_ANY_ID || id->subdevice == find->subdevice) &&
679 !((id->class ^ find->class) & id->class_mask))
680 return true;
681
682 return false;
683}
684
685/**
Simon Glass8807a562021-06-27 17:50:57 -0600686 * pci_need_device_pre_reloc() - Check if a device should be bound
687 *
688 * This checks a list of vendor/device-ID values indicating devices that should
689 * be bound before relocation.
690 *
691 * @bus: Bus to check
692 * @vendor: Vendor ID to check
693 * @device: Device ID to check
694 * @return true if the vendor/device is in the list, false if not
695 */
696static bool pci_need_device_pre_reloc(struct udevice *bus, uint vendor,
697 uint device)
698{
699 u32 vendev;
700 int index;
701
702 for (index = 0;
703 !dev_read_u32_index(bus, "u-boot,pci-pre-reloc", index,
704 &vendev);
705 index++) {
706 if (vendev == PCI_VENDEV(vendor, device))
707 return true;
708 }
709
710 return false;
711}
712
713/**
Simon Glass318d71c2015-07-06 16:47:44 -0600714 * pci_find_and_bind_driver() - Find and bind the right PCI driver
715 *
716 * This only looks at certain fields in the descriptor.
Simon Glassc45abf12015-09-08 17:52:49 -0600717 *
718 * @parent: Parent bus
719 * @find_id: Specification of the driver to find
720 * @bdf: Bus/device/function addreess - see PCI_BDF()
721 * @devp: Returns a pointer to the device created
722 * @return 0 if OK, -EPERM if the device is not needed before relocation and
723 * therefore was not created, other -ve value on error
Simon Glass318d71c2015-07-06 16:47:44 -0600724 */
725static int pci_find_and_bind_driver(struct udevice *parent,
Simon Glassc45abf12015-09-08 17:52:49 -0600726 struct pci_device_id *find_id,
727 pci_dev_t bdf, struct udevice **devp)
Simon Glass318d71c2015-07-06 16:47:44 -0600728{
729 struct pci_driver_entry *start, *entry;
Marek Vasutb4535792018-10-10 21:27:06 +0200730 ofnode node = ofnode_null();
Simon Glass318d71c2015-07-06 16:47:44 -0600731 const char *drv;
732 int n_ents;
733 int ret;
734 char name[30], *str;
Bin Meng984c0dc2015-08-20 06:40:17 -0700735 bool bridge;
Simon Glass318d71c2015-07-06 16:47:44 -0600736
737 *devp = NULL;
738
739 debug("%s: Searching for driver: vendor=%x, device=%x\n", __func__,
740 find_id->vendor, find_id->device);
Marek Vasutb4535792018-10-10 21:27:06 +0200741
742 /* Determine optional OF node */
Suneel Garapaticb7093d2019-10-19 16:02:48 -0700743 if (ofnode_valid(dev_ofnode(parent)))
744 pci_dev_find_ofnode(parent, bdf, &node);
Marek Vasutb4535792018-10-10 21:27:06 +0200745
Michael Walle2e21f372019-12-01 17:45:18 +0100746 if (ofnode_valid(node) && !ofnode_is_available(node)) {
747 debug("%s: Ignoring disabled device\n", __func__);
Simon Glassbe706102020-12-16 21:20:18 -0700748 return log_msg_ret("dis", -EPERM);
Michael Walle2e21f372019-12-01 17:45:18 +0100749 }
750
Simon Glass318d71c2015-07-06 16:47:44 -0600751 start = ll_entry_start(struct pci_driver_entry, pci_driver_entry);
752 n_ents = ll_entry_count(struct pci_driver_entry, pci_driver_entry);
753 for (entry = start; entry != start + n_ents; entry++) {
754 const struct pci_device_id *id;
755 struct udevice *dev;
756 const struct driver *drv;
757
758 for (id = entry->match;
759 id->vendor || id->subvendor || id->class_mask;
760 id++) {
761 if (!pci_match_one_id(id, find_id))
762 continue;
763
764 drv = entry->driver;
Bin Meng984c0dc2015-08-20 06:40:17 -0700765
766 /*
767 * In the pre-relocation phase, we only bind devices
768 * whose driver has the DM_FLAG_PRE_RELOC set, to save
769 * precious memory space as on some platforms as that
770 * space is pretty limited (ie: using Cache As RAM).
771 */
772 if (!(gd->flags & GD_FLG_RELOC) &&
773 !(drv->flags & DM_FLAG_PRE_RELOC))
Simon Glassbe706102020-12-16 21:20:18 -0700774 return log_msg_ret("pre", -EPERM);
Bin Meng984c0dc2015-08-20 06:40:17 -0700775
Simon Glass318d71c2015-07-06 16:47:44 -0600776 /*
777 * We could pass the descriptor to the driver as
Simon Glass71fa5b42020-12-03 16:55:18 -0700778 * plat (instead of NULL) and allow its bind()
Simon Glass318d71c2015-07-06 16:47:44 -0600779 * method to return -ENOENT if it doesn't support this
780 * device. That way we could continue the search to
781 * find another driver. For now this doesn't seem
782 * necesssary, so just bind the first match.
783 */
Simon Glass884870f2020-11-28 17:50:01 -0700784 ret = device_bind(parent, drv, drv->name, NULL, node,
785 &dev);
Simon Glass318d71c2015-07-06 16:47:44 -0600786 if (ret)
787 goto error;
788 debug("%s: Match found: %s\n", __func__, drv->name);
Bin Menga8d27802018-08-03 01:14:44 -0700789 dev->driver_data = id->driver_data;
Simon Glass318d71c2015-07-06 16:47:44 -0600790 *devp = dev;
791 return 0;
792 }
793 }
794
Bin Meng984c0dc2015-08-20 06:40:17 -0700795 bridge = (find_id->class >> 8) == PCI_CLASS_BRIDGE_PCI;
796 /*
797 * In the pre-relocation phase, we only bind bridge devices to save
798 * precious memory space as on some platforms as that space is pretty
799 * limited (ie: using Cache As RAM).
800 */
Simon Glass8807a562021-06-27 17:50:57 -0600801 if (!(gd->flags & GD_FLG_RELOC) && !bridge &&
802 !pci_need_device_pre_reloc(parent, find_id->vendor,
803 find_id->device))
Simon Glassbe706102020-12-16 21:20:18 -0700804 return log_msg_ret("notbr", -EPERM);
Bin Meng984c0dc2015-08-20 06:40:17 -0700805
Simon Glass318d71c2015-07-06 16:47:44 -0600806 /* Bind a generic driver so that the device can be used */
Simon Glass75e534b2020-12-16 21:20:07 -0700807 sprintf(name, "pci_%x:%x.%x", dev_seq(parent), PCI_DEV(bdf),
Bin Meng0a721522015-07-19 00:20:04 +0800808 PCI_FUNC(bdf));
Simon Glass318d71c2015-07-06 16:47:44 -0600809 str = strdup(name);
810 if (!str)
811 return -ENOMEM;
Bin Meng984c0dc2015-08-20 06:40:17 -0700812 drv = bridge ? "pci_bridge_drv" : "pci_generic_drv";
813
Marek Vasutb4535792018-10-10 21:27:06 +0200814 ret = device_bind_driver_to_node(parent, drv, str, node, devp);
Simon Glass318d71c2015-07-06 16:47:44 -0600815 if (ret) {
Simon Glass3b02d842015-09-08 17:52:48 -0600816 debug("%s: Failed to bind generic driver: %d\n", __func__, ret);
xypron.glpk@gmx.dea89009c2017-05-08 20:40:16 +0200817 free(str);
Simon Glass318d71c2015-07-06 16:47:44 -0600818 return ret;
819 }
820 debug("%s: No match found: bound generic driver instead\n", __func__);
821
822 return 0;
823
824error:
825 debug("%s: No match found: error %d\n", __func__, ret);
826 return ret;
827}
828
Tim Harvey4c57bf72021-04-16 14:53:47 -0700829__weak extern void board_pci_fixup_dev(struct udevice *bus, struct udevice *dev)
830{
831}
832
Simon Glassb94dc892015-03-05 12:25:25 -0700833int pci_bind_bus_devices(struct udevice *bus)
834{
835 ulong vendor, device;
836 ulong header_type;
Bin Meng0a721522015-07-19 00:20:04 +0800837 pci_dev_t bdf, end;
Simon Glassb94dc892015-03-05 12:25:25 -0700838 bool found_multi;
Suneel Garapatia99a5eb2019-10-23 18:40:36 -0700839 int ari_off;
Simon Glassb94dc892015-03-05 12:25:25 -0700840 int ret;
841
842 found_multi = false;
Simon Glass75e534b2020-12-16 21:20:07 -0700843 end = PCI_BDF(dev_seq(bus), PCI_MAX_PCI_DEVICES - 1,
Bin Meng0a721522015-07-19 00:20:04 +0800844 PCI_MAX_PCI_FUNCTIONS - 1);
Simon Glass75e534b2020-12-16 21:20:07 -0700845 for (bdf = PCI_BDF(dev_seq(bus), 0, 0); bdf <= end;
Bin Meng0a721522015-07-19 00:20:04 +0800846 bdf += PCI_BDF(0, 0, 1)) {
Simon Glassb75b15b2020-12-03 16:55:23 -0700847 struct pci_child_plat *pplat;
Simon Glassb94dc892015-03-05 12:25:25 -0700848 struct udevice *dev;
849 ulong class;
850
Bin Meng20bdc1e2018-08-03 01:14:37 -0700851 if (!PCI_FUNC(bdf))
852 found_multi = false;
Bin Meng0a721522015-07-19 00:20:04 +0800853 if (PCI_FUNC(bdf) && !found_multi)
Simon Glassb94dc892015-03-05 12:25:25 -0700854 continue;
Hou Zhiqiangfb862b052018-10-08 16:35:47 +0800855
Simon Glassb94dc892015-03-05 12:25:25 -0700856 /* Check only the first access, we don't expect problems */
Hou Zhiqiangfb862b052018-10-08 16:35:47 +0800857 ret = pci_bus_read_config(bus, bdf, PCI_VENDOR_ID, &vendor,
858 PCI_SIZE_16);
Simon Glassb94dc892015-03-05 12:25:25 -0700859 if (ret)
860 goto error;
Hou Zhiqiangfb862b052018-10-08 16:35:47 +0800861
Simon Glassb94dc892015-03-05 12:25:25 -0700862 if (vendor == 0xffff || vendor == 0x0000)
863 continue;
864
Hou Zhiqiangfb862b052018-10-08 16:35:47 +0800865 pci_bus_read_config(bus, bdf, PCI_HEADER_TYPE,
866 &header_type, PCI_SIZE_8);
867
Bin Meng0a721522015-07-19 00:20:04 +0800868 if (!PCI_FUNC(bdf))
Simon Glassb94dc892015-03-05 12:25:25 -0700869 found_multi = header_type & 0x80;
870
Simon Glass25916d62019-09-25 08:56:12 -0600871 debug("%s: bus %d/%s: found device %x, function %d", __func__,
Simon Glass75e534b2020-12-16 21:20:07 -0700872 dev_seq(bus), bus->name, PCI_DEV(bdf), PCI_FUNC(bdf));
Bin Meng0a721522015-07-19 00:20:04 +0800873 pci_bus_read_config(bus, bdf, PCI_DEVICE_ID, &device,
Simon Glassb94dc892015-03-05 12:25:25 -0700874 PCI_SIZE_16);
Bin Meng0a721522015-07-19 00:20:04 +0800875 pci_bus_read_config(bus, bdf, PCI_CLASS_REVISION, &class,
Simon Glass318d71c2015-07-06 16:47:44 -0600876 PCI_SIZE_32);
877 class >>= 8;
Simon Glassb94dc892015-03-05 12:25:25 -0700878
879 /* Find this device in the device tree */
Bin Meng0a721522015-07-19 00:20:04 +0800880 ret = pci_bus_find_devfn(bus, PCI_MASK_BUS(bdf), &dev);
Simon Glass25916d62019-09-25 08:56:12 -0600881 debug(": find ret=%d\n", ret);
Simon Glassb94dc892015-03-05 12:25:25 -0700882
Simon Glass413ebdb2015-11-29 13:18:09 -0700883 /* If nothing in the device tree, bind a device */
Simon Glassb94dc892015-03-05 12:25:25 -0700884 if (ret == -ENODEV) {
Simon Glass318d71c2015-07-06 16:47:44 -0600885 struct pci_device_id find_id;
886 ulong val;
Simon Glassb94dc892015-03-05 12:25:25 -0700887
Simon Glass318d71c2015-07-06 16:47:44 -0600888 memset(&find_id, '\0', sizeof(find_id));
889 find_id.vendor = vendor;
890 find_id.device = device;
891 find_id.class = class;
892 if ((header_type & 0x7f) == PCI_HEADER_TYPE_NORMAL) {
Bin Meng0a721522015-07-19 00:20:04 +0800893 pci_bus_read_config(bus, bdf,
Simon Glass318d71c2015-07-06 16:47:44 -0600894 PCI_SUBSYSTEM_VENDOR_ID,
895 &val, PCI_SIZE_32);
896 find_id.subvendor = val & 0xffff;
897 find_id.subdevice = val >> 16;
898 }
Bin Meng0a721522015-07-19 00:20:04 +0800899 ret = pci_find_and_bind_driver(bus, &find_id, bdf,
Simon Glass318d71c2015-07-06 16:47:44 -0600900 &dev);
Simon Glassb94dc892015-03-05 12:25:25 -0700901 }
Simon Glassc45abf12015-09-08 17:52:49 -0600902 if (ret == -EPERM)
903 continue;
904 else if (ret)
Simon Glassb94dc892015-03-05 12:25:25 -0700905 return ret;
906
907 /* Update the platform data */
Simon Glass71fa5b42020-12-03 16:55:18 -0700908 pplat = dev_get_parent_plat(dev);
Simon Glassc45abf12015-09-08 17:52:49 -0600909 pplat->devfn = PCI_MASK_BUS(bdf);
910 pplat->vendor = vendor;
911 pplat->device = device;
912 pplat->class = class;
Suneel Garapatia99a5eb2019-10-23 18:40:36 -0700913
914 if (IS_ENABLED(CONFIG_PCI_ARID)) {
915 ari_off = dm_pci_find_ext_capability(dev,
916 PCI_EXT_CAP_ID_ARI);
917 if (ari_off) {
918 u16 ari_cap;
919
920 /*
921 * Read Next Function number in ARI Cap
922 * Register
923 */
924 dm_pci_read_config16(dev, ari_off + 4,
925 &ari_cap);
926 /*
927 * Update next scan on this function number,
928 * subtract 1 in BDF to satisfy loop increment.
929 */
930 if (ari_cap & 0xff00) {
931 bdf = PCI_BDF(PCI_BUS(bdf),
932 PCI_DEV(ari_cap),
933 PCI_FUNC(ari_cap));
934 bdf = bdf - 0x100;
935 }
936 }
937 }
Tim Harvey4c57bf72021-04-16 14:53:47 -0700938
939 board_pci_fixup_dev(bus, dev);
Simon Glassb94dc892015-03-05 12:25:25 -0700940 }
941
942 return 0;
943error:
944 printf("Cannot read bus configuration: %d\n", ret);
945
946 return ret;
947}
948
Christian Gmeiner5f4e0942018-06-10 06:25:05 -0700949static void decode_regions(struct pci_controller *hose, ofnode parent_node,
950 ofnode node)
Simon Glassb94dc892015-03-05 12:25:25 -0700951{
952 int pci_addr_cells, addr_cells, size_cells;
953 int cells_per_record;
Stefan Roesebbc88462020-08-12 11:55:46 +0200954 struct bd_info *bd;
Simon Glassb94dc892015-03-05 12:25:25 -0700955 const u32 *prop;
Stefan Roese950864f2020-07-23 16:34:10 +0200956 int max_regions;
Simon Glassb94dc892015-03-05 12:25:25 -0700957 int len;
958 int i;
959
Masahiro Yamada9cf85cb2017-06-22 16:54:05 +0900960 prop = ofnode_get_property(node, "ranges", &len);
Christian Gmeiner5f4e0942018-06-10 06:25:05 -0700961 if (!prop) {
962 debug("%s: Cannot decode regions\n", __func__);
963 return;
964 }
965
Simon Glass4191dc12017-06-12 06:21:31 -0600966 pci_addr_cells = ofnode_read_simple_addr_cells(node);
967 addr_cells = ofnode_read_simple_addr_cells(parent_node);
968 size_cells = ofnode_read_simple_size_cells(node);
Simon Glassb94dc892015-03-05 12:25:25 -0700969
970 /* PCI addresses are always 3-cells */
971 len /= sizeof(u32);
972 cells_per_record = pci_addr_cells + addr_cells + size_cells;
973 hose->region_count = 0;
974 debug("%s: len=%d, cells_per_record=%d\n", __func__, len,
975 cells_per_record);
Stefan Roese950864f2020-07-23 16:34:10 +0200976
977 /* Dynamically allocate the regions array */
978 max_regions = len / cells_per_record + CONFIG_NR_DRAM_BANKS;
979 hose->regions = (struct pci_region *)
980 calloc(1, max_regions * sizeof(struct pci_region));
981
982 for (i = 0; i < max_regions; i++, len -= cells_per_record) {
Simon Glassb94dc892015-03-05 12:25:25 -0700983 u64 pci_addr, addr, size;
984 int space_code;
985 u32 flags;
986 int type;
Simon Glass7efc9ba2015-11-19 20:26:58 -0700987 int pos;
Simon Glassb94dc892015-03-05 12:25:25 -0700988
989 if (len < cells_per_record)
990 break;
991 flags = fdt32_to_cpu(prop[0]);
992 space_code = (flags >> 24) & 3;
993 pci_addr = fdtdec_get_number(prop + 1, 2);
994 prop += pci_addr_cells;
995 addr = fdtdec_get_number(prop, addr_cells);
996 prop += addr_cells;
997 size = fdtdec_get_number(prop, size_cells);
998 prop += size_cells;
Masahiro Yamadac7570a32018-08-06 20:47:40 +0900999 debug("%s: region %d, pci_addr=%llx, addr=%llx, size=%llx, space_code=%d\n",
1000 __func__, hose->region_count, pci_addr, addr, size, space_code);
Simon Glassb94dc892015-03-05 12:25:25 -07001001 if (space_code & 2) {
1002 type = flags & (1U << 30) ? PCI_REGION_PREFETCH :
1003 PCI_REGION_MEM;
1004 } else if (space_code & 1) {
1005 type = PCI_REGION_IO;
1006 } else {
1007 continue;
1008 }
Tuomas Tynkkynenc307e172018-05-14 18:47:50 +03001009
1010 if (!IS_ENABLED(CONFIG_SYS_PCI_64BIT) &&
1011 type == PCI_REGION_MEM && upper_32_bits(pci_addr)) {
1012 debug(" - beyond the 32-bit boundary, ignoring\n");
1013 continue;
1014 }
1015
Simon Glass7efc9ba2015-11-19 20:26:58 -07001016 pos = -1;
Suneel Garapati3ac3aec2019-10-19 17:10:20 -07001017 if (!IS_ENABLED(CONFIG_PCI_REGION_MULTI_ENTRY)) {
1018 for (i = 0; i < hose->region_count; i++) {
1019 if (hose->regions[i].flags == type)
1020 pos = i;
1021 }
Simon Glass7efc9ba2015-11-19 20:26:58 -07001022 }
Suneel Garapati3ac3aec2019-10-19 17:10:20 -07001023
Simon Glass7efc9ba2015-11-19 20:26:58 -07001024 if (pos == -1)
1025 pos = hose->region_count++;
1026 debug(" - type=%d, pos=%d\n", type, pos);
1027 pci_set_region(hose->regions + pos, pci_addr, addr, size, type);
Simon Glassb94dc892015-03-05 12:25:25 -07001028 }
1029
1030 /* Add a region for our local memory */
Stefan Roesebbc88462020-08-12 11:55:46 +02001031 bd = gd->bd;
Bin Mengae0bdde2018-03-27 00:46:05 -07001032 if (!bd)
Christian Gmeiner5f4e0942018-06-10 06:25:05 -07001033 return;
Bin Mengae0bdde2018-03-27 00:46:05 -07001034
Bernhard Messerklinger9c5df382018-02-15 08:59:53 +01001035 for (i = 0; i < CONFIG_NR_DRAM_BANKS; ++i) {
1036 if (bd->bi_dram[i].size) {
1037 pci_set_region(hose->regions + hose->region_count++,
1038 bd->bi_dram[i].start,
1039 bd->bi_dram[i].start,
1040 bd->bi_dram[i].size,
1041 PCI_REGION_MEM | PCI_REGION_SYS_MEMORY);
1042 }
1043 }
Simon Glassb94dc892015-03-05 12:25:25 -07001044
Christian Gmeiner5f4e0942018-06-10 06:25:05 -07001045 return;
Simon Glassb94dc892015-03-05 12:25:25 -07001046}
1047
1048static int pci_uclass_pre_probe(struct udevice *bus)
1049{
1050 struct pci_controller *hose;
Simon Glassbe706102020-12-16 21:20:18 -07001051 struct uclass *uc;
1052 int ret;
Simon Glassb94dc892015-03-05 12:25:25 -07001053
Simon Glass75e534b2020-12-16 21:20:07 -07001054 debug("%s, bus=%d/%s, parent=%s\n", __func__, dev_seq(bus), bus->name,
Simon Glassb94dc892015-03-05 12:25:25 -07001055 bus->parent->name);
Simon Glass95588622020-12-22 19:30:28 -07001056 hose = dev_get_uclass_priv(bus);
Simon Glassb94dc892015-03-05 12:25:25 -07001057
Simon Glassbe706102020-12-16 21:20:18 -07001058 /*
1059 * Set the sequence number, if device_bind() doesn't. We want control
1060 * of this so that numbers are allocated as devices are probed. That
1061 * ensures that sub-bus numbered is correct (sub-buses must get numbers
1062 * higher than their parents)
1063 */
1064 if (dev_seq(bus) == -1) {
1065 ret = uclass_get(UCLASS_PCI, &uc);
1066 if (ret)
1067 return ret;
Simon Glass5e349922020-12-19 10:40:09 -07001068 bus->seq_ = uclass_find_next_free_seq(uc);
Simon Glassbe706102020-12-16 21:20:18 -07001069 }
1070
Simon Glassb94dc892015-03-05 12:25:25 -07001071 /* For bridges, use the top-level PCI controller */
Paul Burtone3b106d2016-09-08 07:47:32 +01001072 if (!device_is_on_pci_bus(bus)) {
Simon Glassb94dc892015-03-05 12:25:25 -07001073 hose->ctlr = bus;
Christian Gmeiner5f4e0942018-06-10 06:25:05 -07001074 decode_regions(hose, dev_ofnode(bus->parent), dev_ofnode(bus));
Simon Glassb94dc892015-03-05 12:25:25 -07001075 } else {
1076 struct pci_controller *parent_hose;
1077
1078 parent_hose = dev_get_uclass_priv(bus->parent);
1079 hose->ctlr = parent_hose->bus;
1080 }
Simon Glassbe706102020-12-16 21:20:18 -07001081
Simon Glassb94dc892015-03-05 12:25:25 -07001082 hose->bus = bus;
Simon Glass75e534b2020-12-16 21:20:07 -07001083 hose->first_busno = dev_seq(bus);
1084 hose->last_busno = dev_seq(bus);
Simon Glassf1d50f72020-12-19 10:40:13 -07001085 if (dev_has_ofnode(bus)) {
Suneel Garapatif8c86282020-05-04 21:25:25 -07001086 hose->skip_auto_config_until_reloc =
1087 dev_read_bool(bus,
1088 "u-boot,skip-auto-config-until-reloc");
1089 }
Simon Glassb94dc892015-03-05 12:25:25 -07001090
1091 return 0;
1092}
1093
1094static int pci_uclass_post_probe(struct udevice *bus)
1095{
Simon Glass68e35a72019-12-06 21:41:37 -07001096 struct pci_controller *hose = dev_get_uclass_priv(bus);
Simon Glassb94dc892015-03-05 12:25:25 -07001097 int ret;
1098
Simon Glass75e534b2020-12-16 21:20:07 -07001099 debug("%s: probing bus %d\n", __func__, dev_seq(bus));
Simon Glassb94dc892015-03-05 12:25:25 -07001100 ret = pci_bind_bus_devices(bus);
1101 if (ret)
Simon Glassbe706102020-12-16 21:20:18 -07001102 return log_msg_ret("bind", ret);
Simon Glassb94dc892015-03-05 12:25:25 -07001103
Simon Glassbd165e72020-04-26 09:12:56 -06001104 if (CONFIG_IS_ENABLED(PCI_PNP) && ll_boot_init() &&
Simon Glass68e35a72019-12-06 21:41:37 -07001105 (!hose->skip_auto_config_until_reloc ||
1106 (gd->flags & GD_FLG_RELOC))) {
1107 ret = pci_auto_config_devices(bus);
1108 if (ret < 0)
Simon Glassbe706102020-12-16 21:20:18 -07001109 return log_msg_ret("cfg", ret);
Simon Glass68e35a72019-12-06 21:41:37 -07001110 }
Simon Glassb94dc892015-03-05 12:25:25 -07001111
Bin Mengc0820a42015-08-20 06:40:23 -07001112#if defined(CONFIG_X86) && defined(CONFIG_HAVE_FSP)
1113 /*
1114 * Per Intel FSP specification, we should call FSP notify API to
1115 * inform FSP that PCI enumeration has been done so that FSP will
1116 * do any necessary initialization as required by the chipset's
1117 * BIOS Writer's Guide (BWG).
1118 *
1119 * Unfortunately we have to put this call here as with driver model,
1120 * the enumeration is all done on a lazy basis as needed, so until
1121 * something is touched on PCI it won't happen.
1122 *
1123 * Note we only call this 1) after U-Boot is relocated, and 2)
1124 * root bus has finished probing.
1125 */
Simon Glass75e534b2020-12-16 21:20:07 -07001126 if ((gd->flags & GD_FLG_RELOC) && dev_seq(bus) == 0 && ll_boot_init()) {
Bin Mengc0820a42015-08-20 06:40:23 -07001127 ret = fsp_init_phase_pci();
Simon Glassb072d522015-09-08 17:52:47 -06001128 if (ret)
Simon Glassbe706102020-12-16 21:20:18 -07001129 return log_msg_ret("fsp", ret);
Simon Glassb072d522015-09-08 17:52:47 -06001130 }
Bin Mengc0820a42015-08-20 06:40:23 -07001131#endif
1132
Simon Glassb072d522015-09-08 17:52:47 -06001133 return 0;
Simon Glassb94dc892015-03-05 12:25:25 -07001134}
1135
1136static int pci_uclass_child_post_bind(struct udevice *dev)
1137{
Simon Glassb75b15b2020-12-03 16:55:23 -07001138 struct pci_child_plat *pplat;
Simon Glassb94dc892015-03-05 12:25:25 -07001139
Simon Glassf1d50f72020-12-19 10:40:13 -07001140 if (!dev_has_ofnode(dev))
Simon Glassb94dc892015-03-05 12:25:25 -07001141 return 0;
1142
Simon Glass71fa5b42020-12-03 16:55:18 -07001143 pplat = dev_get_parent_plat(dev);
Bin Meng00d808e2018-08-03 01:14:36 -07001144
1145 /* Extract vendor id and device id if available */
1146 ofnode_read_pci_vendev(dev_ofnode(dev), &pplat->vendor, &pplat->device);
1147
1148 /* Extract the devfn from fdt_pci_addr */
Stefan Roesea74eb552019-01-25 11:52:42 +01001149 pplat->devfn = pci_get_devfn(dev);
Simon Glassb94dc892015-03-05 12:25:25 -07001150
1151 return 0;
1152}
1153
Simon Glass2a311e82020-01-27 08:49:37 -07001154static int pci_bridge_read_config(const struct udevice *bus, pci_dev_t bdf,
Bin Meng0a721522015-07-19 00:20:04 +08001155 uint offset, ulong *valuep,
1156 enum pci_size_t size)
Simon Glassb94dc892015-03-05 12:25:25 -07001157{
Simon Glass95588622020-12-22 19:30:28 -07001158 struct pci_controller *hose = dev_get_uclass_priv(bus);
Simon Glassb94dc892015-03-05 12:25:25 -07001159
1160 return pci_bus_read_config(hose->ctlr, bdf, offset, valuep, size);
1161}
1162
Bin Meng0a721522015-07-19 00:20:04 +08001163static int pci_bridge_write_config(struct udevice *bus, pci_dev_t bdf,
1164 uint offset, ulong value,
1165 enum pci_size_t size)
Simon Glassb94dc892015-03-05 12:25:25 -07001166{
Simon Glass95588622020-12-22 19:30:28 -07001167 struct pci_controller *hose = dev_get_uclass_priv(bus);
Simon Glassb94dc892015-03-05 12:25:25 -07001168
1169 return pci_bus_write_config(hose->ctlr, bdf, offset, value, size);
1170}
1171
Simon Glass04c8b6a2015-08-10 07:05:04 -06001172static int skip_to_next_device(struct udevice *bus, struct udevice **devp)
1173{
1174 struct udevice *dev;
1175 int ret = 0;
1176
1177 /*
1178 * Scan through all the PCI controllers. On x86 there will only be one
1179 * but that is not necessarily true on other hardware.
1180 */
1181 do {
1182 device_find_first_child(bus, &dev);
1183 if (dev) {
1184 *devp = dev;
1185 return 0;
1186 }
1187 ret = uclass_next_device(&bus);
1188 if (ret)
1189 return ret;
1190 } while (bus);
1191
1192 return 0;
1193}
1194
1195int pci_find_next_device(struct udevice **devp)
1196{
1197 struct udevice *child = *devp;
1198 struct udevice *bus = child->parent;
1199 int ret;
1200
1201 /* First try all the siblings */
1202 *devp = NULL;
1203 while (child) {
1204 device_find_next_child(&child);
1205 if (child) {
1206 *devp = child;
1207 return 0;
1208 }
1209 }
1210
1211 /* We ran out of siblings. Try the next bus */
1212 ret = uclass_next_device(&bus);
1213 if (ret)
1214 return ret;
1215
1216 return bus ? skip_to_next_device(bus, devp) : 0;
1217}
1218
1219int pci_find_first_device(struct udevice **devp)
1220{
1221 struct udevice *bus;
1222 int ret;
1223
1224 *devp = NULL;
1225 ret = uclass_first_device(UCLASS_PCI, &bus);
1226 if (ret)
1227 return ret;
1228
1229 return skip_to_next_device(bus, devp);
1230}
1231
Simon Glass27a733f2015-11-19 20:26:59 -07001232ulong pci_conv_32_to_size(ulong value, uint offset, enum pci_size_t size)
1233{
1234 switch (size) {
1235 case PCI_SIZE_8:
1236 return (value >> ((offset & 3) * 8)) & 0xff;
1237 case PCI_SIZE_16:
1238 return (value >> ((offset & 2) * 8)) & 0xffff;
1239 default:
1240 return value;
1241 }
1242}
1243
1244ulong pci_conv_size_to_32(ulong old, ulong value, uint offset,
1245 enum pci_size_t size)
1246{
1247 uint off_mask;
1248 uint val_mask, shift;
1249 ulong ldata, mask;
1250
1251 switch (size) {
1252 case PCI_SIZE_8:
1253 off_mask = 3;
1254 val_mask = 0xff;
1255 break;
1256 case PCI_SIZE_16:
1257 off_mask = 2;
1258 val_mask = 0xffff;
1259 break;
1260 default:
1261 return value;
1262 }
1263 shift = (offset & off_mask) * 8;
1264 ldata = (value & val_mask) << shift;
1265 mask = val_mask << shift;
1266 value = (old & ~mask) | ldata;
1267
1268 return value;
1269}
1270
Rayagonda Kokatanurcdc7ed32020-05-12 13:29:49 +05301271int pci_get_dma_regions(struct udevice *dev, struct pci_region *memp, int index)
1272{
1273 int pci_addr_cells, addr_cells, size_cells;
1274 int cells_per_record;
1275 const u32 *prop;
1276 int len;
1277 int i = 0;
1278
1279 prop = ofnode_get_property(dev_ofnode(dev), "dma-ranges", &len);
1280 if (!prop) {
1281 log_err("PCI: Device '%s': Cannot decode dma-ranges\n",
1282 dev->name);
1283 return -EINVAL;
1284 }
1285
1286 pci_addr_cells = ofnode_read_simple_addr_cells(dev_ofnode(dev));
1287 addr_cells = ofnode_read_simple_addr_cells(dev_ofnode(dev->parent));
1288 size_cells = ofnode_read_simple_size_cells(dev_ofnode(dev));
1289
1290 /* PCI addresses are always 3-cells */
1291 len /= sizeof(u32);
1292 cells_per_record = pci_addr_cells + addr_cells + size_cells;
1293 debug("%s: len=%d, cells_per_record=%d\n", __func__, len,
1294 cells_per_record);
1295
1296 while (len) {
1297 memp->bus_start = fdtdec_get_number(prop + 1, 2);
1298 prop += pci_addr_cells;
1299 memp->phys_start = fdtdec_get_number(prop, addr_cells);
1300 prop += addr_cells;
1301 memp->size = fdtdec_get_number(prop, size_cells);
1302 prop += size_cells;
1303
1304 if (i == index)
1305 return 0;
1306 i++;
1307 len -= cells_per_record;
1308 }
1309
1310 return -EINVAL;
1311}
1312
Simon Glassdcdc0122015-11-19 20:27:01 -07001313int pci_get_regions(struct udevice *dev, struct pci_region **iop,
1314 struct pci_region **memp, struct pci_region **prefp)
1315{
1316 struct udevice *bus = pci_get_controller(dev);
1317 struct pci_controller *hose = dev_get_uclass_priv(bus);
1318 int i;
1319
1320 *iop = NULL;
1321 *memp = NULL;
1322 *prefp = NULL;
1323 for (i = 0; i < hose->region_count; i++) {
1324 switch (hose->regions[i].flags) {
1325 case PCI_REGION_IO:
1326 if (!*iop || (*iop)->size < hose->regions[i].size)
1327 *iop = hose->regions + i;
1328 break;
1329 case PCI_REGION_MEM:
1330 if (!*memp || (*memp)->size < hose->regions[i].size)
1331 *memp = hose->regions + i;
1332 break;
1333 case (PCI_REGION_MEM | PCI_REGION_PREFETCH):
1334 if (!*prefp || (*prefp)->size < hose->regions[i].size)
1335 *prefp = hose->regions + i;
1336 break;
1337 }
1338 }
1339
1340 return (*iop != NULL) + (*memp != NULL) + (*prefp != NULL);
1341}
1342
Simon Glassc92aac12020-01-27 08:49:38 -07001343u32 dm_pci_read_bar32(const struct udevice *dev, int barnum)
Simon Glass3452cb12015-11-29 13:17:53 -07001344{
1345 u32 addr;
1346 int bar;
1347
1348 bar = PCI_BASE_ADDRESS_0 + barnum * 4;
1349 dm_pci_read_config32(dev, bar, &addr);
Simon Glass71fafd12020-04-09 10:27:36 -06001350
1351 /*
1352 * If we get an invalid address, return this so that comparisons with
1353 * FDT_ADDR_T_NONE work correctly
1354 */
1355 if (addr == 0xffffffff)
1356 return addr;
1357 else if (addr & PCI_BASE_ADDRESS_SPACE_IO)
Simon Glass3452cb12015-11-29 13:17:53 -07001358 return addr & PCI_BASE_ADDRESS_IO_MASK;
1359 else
1360 return addr & PCI_BASE_ADDRESS_MEM_MASK;
1361}
1362
Simon Glasse2b6b562016-01-18 20:19:15 -07001363void dm_pci_write_bar32(struct udevice *dev, int barnum, u32 addr)
1364{
1365 int bar;
1366
1367 bar = PCI_BASE_ADDRESS_0 + barnum * 4;
1368 dm_pci_write_config32(dev, bar, addr);
1369}
1370
Simon Glassc5f053b2015-11-29 13:18:03 -07001371static int _dm_pci_bus_to_phys(struct udevice *ctlr,
1372 pci_addr_t bus_addr, unsigned long flags,
1373 unsigned long skip_mask, phys_addr_t *pa)
1374{
1375 struct pci_controller *hose = dev_get_uclass_priv(ctlr);
1376 struct pci_region *res;
1377 int i;
1378
Christian Gmeiner7241f802018-06-10 06:25:06 -07001379 if (hose->region_count == 0) {
1380 *pa = bus_addr;
1381 return 0;
1382 }
1383
Simon Glassc5f053b2015-11-29 13:18:03 -07001384 for (i = 0; i < hose->region_count; i++) {
1385 res = &hose->regions[i];
1386
1387 if (((res->flags ^ flags) & PCI_REGION_TYPE) != 0)
1388 continue;
1389
1390 if (res->flags & skip_mask)
1391 continue;
1392
1393 if (bus_addr >= res->bus_start &&
1394 (bus_addr - res->bus_start) < res->size) {
1395 *pa = (bus_addr - res->bus_start + res->phys_start);
1396 return 0;
1397 }
1398 }
1399
1400 return 1;
1401}
1402
1403phys_addr_t dm_pci_bus_to_phys(struct udevice *dev, pci_addr_t bus_addr,
1404 unsigned long flags)
1405{
1406 phys_addr_t phys_addr = 0;
1407 struct udevice *ctlr;
1408 int ret;
1409
1410 /* The root controller has the region information */
1411 ctlr = pci_get_controller(dev);
1412
1413 /*
1414 * if PCI_REGION_MEM is set we do a two pass search with preference
1415 * on matches that don't have PCI_REGION_SYS_MEMORY set
1416 */
1417 if ((flags & PCI_REGION_TYPE) == PCI_REGION_MEM) {
1418 ret = _dm_pci_bus_to_phys(ctlr, bus_addr,
1419 flags, PCI_REGION_SYS_MEMORY,
1420 &phys_addr);
1421 if (!ret)
1422 return phys_addr;
1423 }
1424
1425 ret = _dm_pci_bus_to_phys(ctlr, bus_addr, flags, 0, &phys_addr);
1426
1427 if (ret)
1428 puts("pci_hose_bus_to_phys: invalid physical address\n");
1429
1430 return phys_addr;
1431}
1432
1433int _dm_pci_phys_to_bus(struct udevice *dev, phys_addr_t phys_addr,
1434 unsigned long flags, unsigned long skip_mask,
1435 pci_addr_t *ba)
1436{
1437 struct pci_region *res;
1438 struct udevice *ctlr;
1439 pci_addr_t bus_addr;
1440 int i;
1441 struct pci_controller *hose;
1442
1443 /* The root controller has the region information */
1444 ctlr = pci_get_controller(dev);
1445 hose = dev_get_uclass_priv(ctlr);
1446
Christian Gmeiner7241f802018-06-10 06:25:06 -07001447 if (hose->region_count == 0) {
1448 *ba = phys_addr;
1449 return 0;
1450 }
1451
Simon Glassc5f053b2015-11-29 13:18:03 -07001452 for (i = 0; i < hose->region_count; i++) {
1453 res = &hose->regions[i];
1454
1455 if (((res->flags ^ flags) & PCI_REGION_TYPE) != 0)
1456 continue;
1457
1458 if (res->flags & skip_mask)
1459 continue;
1460
1461 bus_addr = phys_addr - res->phys_start + res->bus_start;
1462
1463 if (bus_addr >= res->bus_start &&
1464 (bus_addr - res->bus_start) < res->size) {
1465 *ba = bus_addr;
1466 return 0;
1467 }
1468 }
1469
1470 return 1;
1471}
1472
1473pci_addr_t dm_pci_phys_to_bus(struct udevice *dev, phys_addr_t phys_addr,
1474 unsigned long flags)
1475{
1476 pci_addr_t bus_addr = 0;
1477 int ret;
1478
1479 /*
1480 * if PCI_REGION_MEM is set we do a two pass search with preference
1481 * on matches that don't have PCI_REGION_SYS_MEMORY set
1482 */
1483 if ((flags & PCI_REGION_TYPE) == PCI_REGION_MEM) {
1484 ret = _dm_pci_phys_to_bus(dev, phys_addr, flags,
1485 PCI_REGION_SYS_MEMORY, &bus_addr);
1486 if (!ret)
1487 return bus_addr;
1488 }
1489
1490 ret = _dm_pci_phys_to_bus(dev, phys_addr, flags, 0, &bus_addr);
1491
1492 if (ret)
1493 puts("pci_hose_phys_to_bus: invalid physical address\n");
1494
1495 return bus_addr;
1496}
1497
Suneel Garapati5858ba82019-10-19 16:34:16 -07001498static phys_addr_t dm_pci_map_ea_virt(struct udevice *dev, int ea_off,
Simon Glassb75b15b2020-12-03 16:55:23 -07001499 struct pci_child_plat *pdata)
Suneel Garapati5858ba82019-10-19 16:34:16 -07001500{
1501 phys_addr_t addr = 0;
1502
1503 /*
1504 * In the case of a Virtual Function device using BAR
1505 * base and size, add offset for VFn BAR(1, 2, 3...n)
1506 */
1507 if (pdata->is_virtfn) {
1508 size_t sz;
1509 u32 ea_entry;
1510
1511 /* MaxOffset, 1st DW */
1512 dm_pci_read_config32(dev, ea_off + 8, &ea_entry);
1513 sz = ea_entry & PCI_EA_FIELD_MASK;
1514 /* Fill up lower 2 bits */
1515 sz |= (~PCI_EA_FIELD_MASK);
1516
1517 if (ea_entry & PCI_EA_IS_64) {
1518 /* MaxOffset 2nd DW */
1519 dm_pci_read_config32(dev, ea_off + 16, &ea_entry);
1520 sz |= ((u64)ea_entry) << 32;
1521 }
1522
1523 addr = (pdata->virtid - 1) * (sz + 1);
1524 }
1525
1526 return addr;
1527}
1528
Alex Marginean1c934a62019-06-07 11:24:23 +03001529static void *dm_pci_map_ea_bar(struct udevice *dev, int bar, int flags,
Simon Glassb75b15b2020-12-03 16:55:23 -07001530 int ea_off, struct pci_child_plat *pdata)
Alex Marginean1c934a62019-06-07 11:24:23 +03001531{
1532 int ea_cnt, i, entry_size;
1533 int bar_id = (bar - PCI_BASE_ADDRESS_0) >> 2;
1534 u32 ea_entry;
1535 phys_addr_t addr;
1536
Suneel Garapati5858ba82019-10-19 16:34:16 -07001537 if (IS_ENABLED(CONFIG_PCI_SRIOV)) {
1538 /*
1539 * In the case of a Virtual Function device, device is
1540 * Physical function, so pdata will point to required VF
1541 * specific data.
1542 */
1543 if (pdata->is_virtfn)
1544 bar_id += PCI_EA_BEI_VF_BAR0;
1545 }
1546
Alex Marginean1c934a62019-06-07 11:24:23 +03001547 /* EA capability structure header */
1548 dm_pci_read_config32(dev, ea_off, &ea_entry);
1549 ea_cnt = (ea_entry >> 16) & PCI_EA_NUM_ENT_MASK;
1550 ea_off += PCI_EA_FIRST_ENT;
1551
1552 for (i = 0; i < ea_cnt; i++, ea_off += entry_size) {
1553 /* Entry header */
1554 dm_pci_read_config32(dev, ea_off, &ea_entry);
1555 entry_size = ((ea_entry & PCI_EA_ES) + 1) << 2;
1556
1557 if (((ea_entry & PCI_EA_BEI) >> 4) != bar_id)
1558 continue;
1559
1560 /* Base address, 1st DW */
1561 dm_pci_read_config32(dev, ea_off + 4, &ea_entry);
1562 addr = ea_entry & PCI_EA_FIELD_MASK;
1563 if (ea_entry & PCI_EA_IS_64) {
1564 /* Base address, 2nd DW, skip over 4B MaxOffset */
1565 dm_pci_read_config32(dev, ea_off + 12, &ea_entry);
1566 addr |= ((u64)ea_entry) << 32;
1567 }
1568
Suneel Garapati5858ba82019-10-19 16:34:16 -07001569 if (IS_ENABLED(CONFIG_PCI_SRIOV))
1570 addr += dm_pci_map_ea_virt(dev, ea_off, pdata);
1571
Alex Marginean1c934a62019-06-07 11:24:23 +03001572 /* size ignored for now */
Suneel Garapati47f19622019-10-19 16:44:35 -07001573 return map_physmem(addr, 0, flags);
Alex Marginean1c934a62019-06-07 11:24:23 +03001574 }
1575
1576 return 0;
1577}
1578
Simon Glassc5f053b2015-11-29 13:18:03 -07001579void *dm_pci_map_bar(struct udevice *dev, int bar, int flags)
1580{
Simon Glassb75b15b2020-12-03 16:55:23 -07001581 struct pci_child_plat *pdata = dev_get_parent_plat(dev);
Suneel Garapati5858ba82019-10-19 16:34:16 -07001582 struct udevice *udev = dev;
Simon Glassc5f053b2015-11-29 13:18:03 -07001583 pci_addr_t pci_bus_addr;
1584 u32 bar_response;
Alex Marginean1c934a62019-06-07 11:24:23 +03001585 int ea_off;
1586
Suneel Garapati5858ba82019-10-19 16:34:16 -07001587 if (IS_ENABLED(CONFIG_PCI_SRIOV)) {
1588 /*
1589 * In case of Virtual Function devices, use PF udevice
1590 * as EA capability is defined in Physical Function
1591 */
1592 if (pdata->is_virtfn)
1593 udev = pdata->pfdev;
1594 }
1595
Alex Marginean1c934a62019-06-07 11:24:23 +03001596 /*
1597 * if the function supports Enhanced Allocation use that instead of
1598 * BARs
Suneel Garapati5858ba82019-10-19 16:34:16 -07001599 * Incase of virtual functions, pdata will help read VF BEI
1600 * and EA entry size.
Alex Marginean1c934a62019-06-07 11:24:23 +03001601 */
Suneel Garapati5858ba82019-10-19 16:34:16 -07001602 ea_off = dm_pci_find_capability(udev, PCI_CAP_ID_EA);
Alex Marginean1c934a62019-06-07 11:24:23 +03001603 if (ea_off)
Suneel Garapati5858ba82019-10-19 16:34:16 -07001604 return dm_pci_map_ea_bar(udev, bar, flags, ea_off, pdata);
Simon Glassc5f053b2015-11-29 13:18:03 -07001605
1606 /* read BAR address */
Suneel Garapati5858ba82019-10-19 16:34:16 -07001607 dm_pci_read_config32(udev, bar, &bar_response);
Simon Glassc5f053b2015-11-29 13:18:03 -07001608 pci_bus_addr = (pci_addr_t)(bar_response & ~0xf);
1609
1610 /*
1611 * Pass "0" as the length argument to pci_bus_to_virt. The arg
Suneel Garapati47f19622019-10-19 16:44:35 -07001612 * isn't actually used on any platform because U-Boot assumes a static
Simon Glassc5f053b2015-11-29 13:18:03 -07001613 * linear mapping. In the future, this could read the BAR size
1614 * and pass that as the size if needed.
1615 */
Suneel Garapati5858ba82019-10-19 16:34:16 -07001616 return dm_pci_bus_to_virt(udev, pci_bus_addr, flags, 0, MAP_NOCACHE);
Simon Glassc5f053b2015-11-29 13:18:03 -07001617}
1618
Bin Meng631f3482018-10-15 02:21:21 -07001619static int _dm_pci_find_next_capability(struct udevice *dev, u8 pos, int cap)
Bin Menga7366f02018-08-03 01:14:52 -07001620{
Bin Menga7366f02018-08-03 01:14:52 -07001621 int ttl = PCI_FIND_CAP_TTL;
1622 u8 id;
1623 u16 ent;
Bin Menga7366f02018-08-03 01:14:52 -07001624
1625 dm_pci_read_config8(dev, pos, &pos);
Bin Meng631f3482018-10-15 02:21:21 -07001626
Bin Menga7366f02018-08-03 01:14:52 -07001627 while (ttl--) {
1628 if (pos < PCI_STD_HEADER_SIZEOF)
1629 break;
1630 pos &= ~3;
1631 dm_pci_read_config16(dev, pos, &ent);
1632
1633 id = ent & 0xff;
1634 if (id == 0xff)
1635 break;
1636 if (id == cap)
1637 return pos;
1638 pos = (ent >> 8);
1639 }
1640
1641 return 0;
1642}
1643
Bin Meng631f3482018-10-15 02:21:21 -07001644int dm_pci_find_next_capability(struct udevice *dev, u8 start, int cap)
1645{
1646 return _dm_pci_find_next_capability(dev, start + PCI_CAP_LIST_NEXT,
1647 cap);
1648}
1649
1650int dm_pci_find_capability(struct udevice *dev, int cap)
1651{
1652 u16 status;
1653 u8 header_type;
1654 u8 pos;
1655
1656 dm_pci_read_config16(dev, PCI_STATUS, &status);
1657 if (!(status & PCI_STATUS_CAP_LIST))
1658 return 0;
1659
1660 dm_pci_read_config8(dev, PCI_HEADER_TYPE, &header_type);
1661 if ((header_type & 0x7f) == PCI_HEADER_TYPE_CARDBUS)
1662 pos = PCI_CB_CAPABILITY_LIST;
1663 else
1664 pos = PCI_CAPABILITY_LIST;
1665
1666 return _dm_pci_find_next_capability(dev, pos, cap);
1667}
1668
1669int dm_pci_find_next_ext_capability(struct udevice *dev, int start, int cap)
Bin Menga7366f02018-08-03 01:14:52 -07001670{
1671 u32 header;
1672 int ttl;
1673 int pos = PCI_CFG_SPACE_SIZE;
1674
1675 /* minimum 8 bytes per capability */
1676 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
1677
Bin Meng631f3482018-10-15 02:21:21 -07001678 if (start)
1679 pos = start;
1680
Bin Menga7366f02018-08-03 01:14:52 -07001681 dm_pci_read_config32(dev, pos, &header);
1682 /*
1683 * If we have no capabilities, this is indicated by cap ID,
1684 * cap version and next pointer all being 0.
1685 */
1686 if (header == 0)
1687 return 0;
1688
1689 while (ttl--) {
1690 if (PCI_EXT_CAP_ID(header) == cap)
1691 return pos;
1692
1693 pos = PCI_EXT_CAP_NEXT(header);
1694 if (pos < PCI_CFG_SPACE_SIZE)
1695 break;
1696
1697 dm_pci_read_config32(dev, pos, &header);
1698 }
1699
1700 return 0;
1701}
1702
Bin Meng631f3482018-10-15 02:21:21 -07001703int dm_pci_find_ext_capability(struct udevice *dev, int cap)
1704{
1705 return dm_pci_find_next_ext_capability(dev, 0, cap);
1706}
1707
Alex Marginean09467d32019-06-07 11:24:25 +03001708int dm_pci_flr(struct udevice *dev)
1709{
1710 int pcie_off;
1711 u32 cap;
1712
1713 /* look for PCI Express Capability */
1714 pcie_off = dm_pci_find_capability(dev, PCI_CAP_ID_EXP);
1715 if (!pcie_off)
1716 return -ENOENT;
1717
1718 /* check FLR capability */
1719 dm_pci_read_config32(dev, pcie_off + PCI_EXP_DEVCAP, &cap);
1720 if (!(cap & PCI_EXP_DEVCAP_FLR))
1721 return -ENOENT;
1722
1723 dm_pci_clrset_config16(dev, pcie_off + PCI_EXP_DEVCTL, 0,
1724 PCI_EXP_DEVCTL_BCR_FLR);
1725
1726 /* wait 100ms, per PCI spec */
1727 mdelay(100);
1728
1729 return 0;
1730}
1731
Suneel Garapati13822f72019-10-19 16:07:20 -07001732#if defined(CONFIG_PCI_SRIOV)
1733int pci_sriov_init(struct udevice *pdev, int vf_en)
1734{
1735 u16 vendor, device;
1736 struct udevice *bus;
1737 struct udevice *dev;
1738 pci_dev_t bdf;
1739 u16 ctrl;
1740 u16 num_vfs;
1741 u16 total_vf;
1742 u16 vf_offset;
1743 u16 vf_stride;
1744 int vf, ret;
1745 int pos;
1746
1747 pos = dm_pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_SRIOV);
1748 if (!pos) {
1749 debug("Error: SRIOV capability not found\n");
1750 return -ENOENT;
1751 }
1752
1753 dm_pci_read_config16(pdev, pos + PCI_SRIOV_CTRL, &ctrl);
1754
1755 dm_pci_read_config16(pdev, pos + PCI_SRIOV_TOTAL_VF, &total_vf);
1756 if (vf_en > total_vf)
1757 vf_en = total_vf;
1758 dm_pci_write_config16(pdev, pos + PCI_SRIOV_NUM_VF, vf_en);
1759
1760 ctrl |= PCI_SRIOV_CTRL_VFE | PCI_SRIOV_CTRL_MSE;
1761 dm_pci_write_config16(pdev, pos + PCI_SRIOV_CTRL, ctrl);
1762
1763 dm_pci_read_config16(pdev, pos + PCI_SRIOV_NUM_VF, &num_vfs);
1764 if (num_vfs > vf_en)
1765 num_vfs = vf_en;
1766
1767 dm_pci_read_config16(pdev, pos + PCI_SRIOV_VF_OFFSET, &vf_offset);
1768 dm_pci_read_config16(pdev, pos + PCI_SRIOV_VF_STRIDE, &vf_stride);
1769
1770 dm_pci_read_config16(pdev, PCI_VENDOR_ID, &vendor);
1771 dm_pci_read_config16(pdev, pos + PCI_SRIOV_VF_DID, &device);
1772
1773 bdf = dm_pci_get_bdf(pdev);
1774
1775 pci_get_bus(PCI_BUS(bdf), &bus);
1776
1777 if (!bus)
1778 return -ENODEV;
1779
1780 bdf += PCI_BDF(0, 0, vf_offset);
1781
1782 for (vf = 0; vf < num_vfs; vf++) {
Simon Glassb75b15b2020-12-03 16:55:23 -07001783 struct pci_child_plat *pplat;
Suneel Garapati13822f72019-10-19 16:07:20 -07001784 ulong class;
1785
1786 pci_bus_read_config(bus, bdf, PCI_CLASS_DEVICE,
1787 &class, PCI_SIZE_16);
1788
1789 debug("%s: bus %d/%s: found VF %x:%x\n", __func__,
Simon Glass75e534b2020-12-16 21:20:07 -07001790 dev_seq(bus), bus->name, PCI_DEV(bdf), PCI_FUNC(bdf));
Suneel Garapati13822f72019-10-19 16:07:20 -07001791
1792 /* Find this device in the device tree */
1793 ret = pci_bus_find_devfn(bus, PCI_MASK_BUS(bdf), &dev);
1794
1795 if (ret == -ENODEV) {
1796 struct pci_device_id find_id;
1797
1798 memset(&find_id, '\0', sizeof(find_id));
1799 find_id.vendor = vendor;
1800 find_id.device = device;
1801 find_id.class = class;
1802
1803 ret = pci_find_and_bind_driver(bus, &find_id,
1804 bdf, &dev);
1805
1806 if (ret)
1807 return ret;
1808 }
1809
1810 /* Update the platform data */
Simon Glass71fa5b42020-12-03 16:55:18 -07001811 pplat = dev_get_parent_plat(dev);
Suneel Garapati13822f72019-10-19 16:07:20 -07001812 pplat->devfn = PCI_MASK_BUS(bdf);
1813 pplat->vendor = vendor;
1814 pplat->device = device;
1815 pplat->class = class;
1816 pplat->is_virtfn = true;
1817 pplat->pfdev = pdev;
1818 pplat->virtid = vf * vf_stride + vf_offset;
1819
1820 debug("%s: bus %d/%s: found VF %x:%x %x:%x class %lx id %x\n",
Simon Glass75e534b2020-12-16 21:20:07 -07001821 __func__, dev_seq(dev), dev->name, PCI_DEV(bdf),
Suneel Garapati13822f72019-10-19 16:07:20 -07001822 PCI_FUNC(bdf), vendor, device, class, pplat->virtid);
1823 bdf += PCI_BDF(0, 0, vf_stride);
1824 }
1825
1826 return 0;
1827}
1828
1829int pci_sriov_get_totalvfs(struct udevice *pdev)
1830{
1831 u16 total_vf;
1832 int pos;
1833
1834 pos = dm_pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_SRIOV);
1835 if (!pos) {
1836 debug("Error: SRIOV capability not found\n");
1837 return -ENOENT;
1838 }
1839
1840 dm_pci_read_config16(pdev, pos + PCI_SRIOV_TOTAL_VF, &total_vf);
1841
1842 return total_vf;
1843}
1844#endif /* SRIOV */
1845
Simon Glassb94dc892015-03-05 12:25:25 -07001846UCLASS_DRIVER(pci) = {
1847 .id = UCLASS_PCI,
1848 .name = "pci",
Simon Glassbe706102020-12-16 21:20:18 -07001849 .flags = DM_UC_FLAG_SEQ_ALIAS | DM_UC_FLAG_NO_AUTO_SEQ,
Simon Glass18230342016-07-05 17:10:10 -06001850 .post_bind = dm_scan_fdt_dev,
Simon Glassb94dc892015-03-05 12:25:25 -07001851 .pre_probe = pci_uclass_pre_probe,
1852 .post_probe = pci_uclass_post_probe,
1853 .child_post_bind = pci_uclass_child_post_bind,
Simon Glass8a2b47f2020-12-03 16:55:17 -07001854 .per_device_auto = sizeof(struct pci_controller),
Simon Glassb75b15b2020-12-03 16:55:23 -07001855 .per_child_plat_auto = sizeof(struct pci_child_plat),
Simon Glassb94dc892015-03-05 12:25:25 -07001856};
1857
1858static const struct dm_pci_ops pci_bridge_ops = {
1859 .read_config = pci_bridge_read_config,
1860 .write_config = pci_bridge_write_config,
1861};
1862
1863static const struct udevice_id pci_bridge_ids[] = {
1864 { .compatible = "pci-bridge" },
1865 { }
1866};
1867
1868U_BOOT_DRIVER(pci_bridge_drv) = {
1869 .name = "pci_bridge_drv",
1870 .id = UCLASS_PCI,
1871 .of_match = pci_bridge_ids,
1872 .ops = &pci_bridge_ops,
1873};
1874
1875UCLASS_DRIVER(pci_generic) = {
1876 .id = UCLASS_PCI_GENERIC,
1877 .name = "pci_generic",
1878};
1879
1880static const struct udevice_id pci_generic_ids[] = {
1881 { .compatible = "pci-generic" },
1882 { }
1883};
1884
1885U_BOOT_DRIVER(pci_generic_drv) = {
1886 .name = "pci_generic_drv",
1887 .id = UCLASS_PCI_GENERIC,
1888 .of_match = pci_generic_ids,
1889};
Stephen Warren04eb2692016-01-26 11:10:11 -07001890
Ovidiu Panaite353edb2020-11-28 10:43:12 +02001891int pci_init(void)
Stephen Warren04eb2692016-01-26 11:10:11 -07001892{
1893 struct udevice *bus;
1894
1895 /*
1896 * Enumerate all known controller devices. Enumeration has the side-
1897 * effect of probing them, so PCIe devices will be enumerated too.
1898 */
Marek BehĂșn5df208d2019-05-21 12:04:31 +02001899 for (uclass_first_device_check(UCLASS_PCI, &bus);
Stephen Warren04eb2692016-01-26 11:10:11 -07001900 bus;
Marek BehĂșn5df208d2019-05-21 12:04:31 +02001901 uclass_next_device_check(&bus)) {
Stephen Warren04eb2692016-01-26 11:10:11 -07001902 ;
1903 }
Ovidiu Panaite353edb2020-11-28 10:43:12 +02001904
1905 return 0;
Stephen Warren04eb2692016-01-26 11:10:11 -07001906}