blob: ecdf2fb389b9eea35cf1f98e8967082bbba61c3d [file] [log] [blame]
Kumar Gala006e2c82010-01-12 11:42:43 -06001/*
2 * Copyright 2008-2010 Freescale Semiconductor, Inc.
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
Becky Bruced1cb6cb2008-11-03 15:44:01 -060023#include <common.h>
24#include <asm/processor.h>
25#include <asm/mmu.h>
26#include <ioports.h>
27#include <lmb.h>
28#include <asm/io.h>
Kumar Gala56d150e2009-03-31 23:02:38 -050029#include <asm/mp.h>
Becky Bruced1cb6cb2008-11-03 15:44:01 -060030
31DECLARE_GLOBAL_DATA_PTR;
32
Kumar Gala56d150e2009-03-31 23:02:38 -050033int cpu_reset(int nr)
34{
35 /* dummy function so common/cmd_mp.c will build
36 * should be implemented in the future, when cpu_release()
37 * is supported. Be aware there may be a similiar bug
38 * as exists on MPC85xx w/its PIC having a timing window
39 * associated to resetting the core */
40 return 1;
41}
42
43int cpu_status(int nr)
Becky Bruced1cb6cb2008-11-03 15:44:01 -060044{
Kumar Gala56d150e2009-03-31 23:02:38 -050045 /* dummy function so common/cmd_mp.c will build */
46 return 0;
47}
48
Kumar Gala006e2c82010-01-12 11:42:43 -060049int cpu_disable(int nr)
50{
51 /* dummy function so common/cmd_mp.c will build */
52 return 1;
53}
54
Kumar Gala56d150e2009-03-31 23:02:38 -050055int cpu_release(int nr, int argc, char *argv[])
56{
57 /* dummy function so common/cmd_mp.c will build
58 * should be implemented in the future */
59 return 1;
60}
Becky Bruced1cb6cb2008-11-03 15:44:01 -060061
Kumar Gala56d150e2009-03-31 23:02:38 -050062u32 determine_mp_bootpg(void)
63{
Becky Bruced1cb6cb2008-11-03 15:44:01 -060064 /* if we have 4G or more of memory, put the boot page at 4Gb-1M */
65 if ((u64)gd->ram_size > 0xfffff000)
Kumar Gala56d150e2009-03-31 23:02:38 -050066 return (0xfff00000);
67
68 return (gd->ram_size - (1024 * 1024));
69}
70
71void cpu_mp_lmb_reserve(struct lmb *lmb)
72{
73 u32 bootpg = determine_mp_bootpg();
Becky Bruced1cb6cb2008-11-03 15:44:01 -060074
75 /* tell u-boot we stole a page */
76 lmb_reserve(lmb, bootpg, 4096);
77}
78
79/*
80 * Copy the code for other cpus to execute into an
81 * aligned location accessible via BPTR
82 */
83void setup_mp(void)
84{
85 extern ulong __secondary_start_page;
86 ulong fixup = (ulong)&__secondary_start_page;
Kumar Gala56d150e2009-03-31 23:02:38 -050087 u32 bootpg = determine_mp_bootpg();
Becky Bruced1cb6cb2008-11-03 15:44:01 -060088 u32 bootpg_va;
89
Becky Bruced1cb6cb2008-11-03 15:44:01 -060090 if (bootpg >= CONFIG_SYS_MAX_DDR_BAT_SIZE) {
91 /* We're not covered by the DDR mapping, set up BAT */
92 write_bat(DBAT7, CONFIG_SYS_SCRATCH_VA | BATU_BL_128K |
93 BATU_VS | BATU_VP,
94 bootpg | BATL_PP_RW | BATL_MEMCOHERENCE);
95 bootpg_va = CONFIG_SYS_SCRATCH_VA;
96 } else {
97 bootpg_va = bootpg;
98 }
99
100 memcpy((void *)bootpg_va, (void *)fixup, 4096);
101 flush_cache(bootpg_va, 4096);
102
103 /* remove the temporary BAT mapping */
104 if (bootpg >= CONFIG_SYS_MAX_DDR_BAT_SIZE)
105 write_bat(DBAT7, 0, 0);
106
107 /* If the physical location of bootpg is not at fff00000, set BPTR */
108 if (bootpg != 0xfff00000)
109 out_be32((uint *)(CONFIG_SYS_CCSRBAR + 0x20), 0x80000000 |
110 (bootpg >> 12));
111}